start.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <asm-offsets.h>
  26. #include <config.h>
  27. #include <version.h>
  28. #include <asm/hardware.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. #ifdef CONFIG_LPC2292
  43. .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
  44. #else
  45. ldr pc, _not_used
  46. #endif
  47. ldr pc, _irq
  48. ldr pc, _fiq
  49. _undefined_instruction: .word undefined_instruction
  50. _software_interrupt: .word software_interrupt
  51. _prefetch_abort: .word prefetch_abort
  52. _data_abort: .word data_abort
  53. _not_used: .word not_used
  54. _irq: .word irq
  55. _fiq: .word fiq
  56. .balignl 16,0xdeadbeef
  57. /*
  58. *************************************************************************
  59. *
  60. * Startup Code (reset vector)
  61. *
  62. * do important init only if we don't start from RAM!
  63. * relocate armboot to ram
  64. * setup stack
  65. * jump to second stage
  66. *
  67. *************************************************************************
  68. */
  69. .globl _TEXT_BASE
  70. _TEXT_BASE:
  71. .word CONFIG_SYS_TEXT_BASE
  72. /*
  73. * These are defined in the board-specific linker script.
  74. */
  75. .globl _bss_start
  76. _bss_start:
  77. .word __bss_start
  78. .globl _bss_end
  79. _bss_end:
  80. .word _end
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  92. .globl IRQ_STACK_START_IN
  93. IRQ_STACK_START_IN:
  94. .word 0x0badc0de
  95. .globl _datarel_start
  96. _datarel_start:
  97. .word __datarel_start
  98. .globl _datarelrolocal_start
  99. _datarelrolocal_start:
  100. .word __datarelrolocal_start
  101. .globl _datarellocal_start
  102. _datarellocal_start:
  103. .word __datarellocal_start
  104. .globl _datarelro_start
  105. _datarelro_start:
  106. .word __datarelro_start
  107. .globl _got_start
  108. _got_start:
  109. .word __got_start
  110. .globl _got_end
  111. _got_end:
  112. .word __got_end
  113. /*
  114. * the actual reset code
  115. */
  116. reset:
  117. /*
  118. * set the cpu to SVC32 mode
  119. */
  120. mrs r0,cpsr
  121. bic r0,r0,#0x1f
  122. orr r0,r0,#0xd3
  123. msr cpsr,r0
  124. /*
  125. * we do sys-critical inits only at reboot,
  126. * not when booting from ram!
  127. */
  128. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  129. bl cpu_init_crit
  130. #endif
  131. #ifdef CONFIG_LPC2292
  132. bl lowlevel_init
  133. #endif
  134. /* Set stackpointer in internal RAM to call board_init_f */
  135. call_board_init_f:
  136. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  137. ldr r0,=0x00000000
  138. bl board_init_f
  139. /*------------------------------------------------------------------------------*/
  140. /*
  141. * void relocate_code (addr_sp, gd, addr_moni)
  142. *
  143. * This "function" does not return, instead it continues in RAM
  144. * after relocating the monitor code.
  145. *
  146. */
  147. .globl relocate_code
  148. relocate_code:
  149. mov r4, r0 /* save addr_sp */
  150. mov r5, r1 /* save addr of gd */
  151. mov r6, r2 /* save addr of destination */
  152. mov r7, r2 /* save addr of destination */
  153. /* Set up the stack */
  154. stack_setup:
  155. mov sp, r4
  156. adr r0, _start
  157. ldr r2, _TEXT_BASE
  158. ldr r3, _bss_start
  159. sub r2, r3, r2 /* r2 <- size of armboot */
  160. add r2, r0, r2 /* r2 <- source end address */
  161. cmp r0, r6
  162. beq clear_bss
  163. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  164. copy_loop:
  165. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  166. stmia r6!, {r9-r10} /* copy to target address [r1] */
  167. cmp r0, r2 /* until source end address [r2] */
  168. blo copy_loop
  169. #ifndef CONFIG_PRELOADER
  170. /* fix got entries */
  171. ldr r1, _TEXT_BASE /* Text base */
  172. mov r0, r7 /* reloc addr */
  173. ldr r2, _got_start /* addr in Flash */
  174. ldr r3, _got_end /* addr in Flash */
  175. sub r3, r3, r1
  176. add r3, r3, r0
  177. sub r2, r2, r1
  178. add r2, r2, r0
  179. fixloop:
  180. ldr r4, [r2]
  181. sub r4, r4, r1
  182. add r4, r4, r0
  183. str r4, [r2]
  184. add r2, r2, #4
  185. cmp r2, r3
  186. blo fixloop
  187. #endif
  188. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  189. clear_bss:
  190. #ifndef CONFIG_PRELOADER
  191. ldr r0, _bss_start
  192. ldr r1, _bss_end
  193. ldr r3, _TEXT_BASE /* Text base */
  194. mov r4, r7 /* reloc addr */
  195. sub r0, r0, r3
  196. add r0, r0, r4
  197. sub r1, r1, r3
  198. add r1, r1, r4
  199. mov r2, #0x00000000 /* clear */
  200. clbss_l:str r2, [r0] /* clear loop... */
  201. add r0, r0, #4
  202. cmp r0, r1
  203. bne clbss_l
  204. bl coloured_LED_init
  205. bl red_LED_on
  206. #endif
  207. /*
  208. * We are done. Do not return, instead branch to second part of board
  209. * initialization, now running from RAM.
  210. */
  211. ldr r0, _TEXT_BASE
  212. ldr r2, _board_init_r
  213. sub r2, r2, r0
  214. add r2, r2, r7 /* position from board_init_r in RAM */
  215. /* setup parameters for board_init_r */
  216. mov r0, r5 /* gd_t */
  217. mov r1, r7 /* dest_addr */
  218. /* jump to it ... */
  219. mov lr, r2
  220. mov pc, lr
  221. _board_init_r: .word board_init_r
  222. /*
  223. *************************************************************************
  224. *
  225. * CPU_init_critical registers
  226. *
  227. * setup important registers
  228. * setup memory timing
  229. *
  230. *************************************************************************
  231. */
  232. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  233. /* Interupt-Controller base addresses */
  234. INTMR1: .word 0x80000280 @ 32 bit size
  235. INTMR2: .word 0x80001280 @ 16 bit size
  236. INTMR3: .word 0x80002280 @ 8 bit size
  237. /* SYSCONs */
  238. SYSCON1: .word 0x80000100
  239. SYSCON2: .word 0x80001100
  240. SYSCON3: .word 0x80002200
  241. #define CLKCTL 0x6 /* mask */
  242. #define CLKCTL_18 0x0 /* 18.432 MHz */
  243. #define CLKCTL_36 0x2 /* 36.864 MHz */
  244. #define CLKCTL_49 0x4 /* 49.152 MHz */
  245. #define CLKCTL_73 0x6 /* 73.728 MHz */
  246. #elif defined(CONFIG_LPC2292)
  247. PLLCFG_ADR: .word PLLCFG
  248. PLLFEED_ADR: .word PLLFEED
  249. PLLCON_ADR: .word PLLCON
  250. PLLSTAT_ADR: .word PLLSTAT
  251. VPBDIV_ADR: .word VPBDIV
  252. MEMMAP_ADR: .word MEMMAP
  253. #endif
  254. cpu_init_crit:
  255. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  256. /*
  257. * mask all IRQs by clearing all bits in the INTMRs
  258. */
  259. mov r1, #0x00
  260. ldr r0, INTMR1
  261. str r1, [r0]
  262. ldr r0, INTMR2
  263. str r1, [r0]
  264. ldr r0, INTMR3
  265. str r1, [r0]
  266. /*
  267. * flush v4 I/D caches
  268. */
  269. mov r0, #0
  270. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  271. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  272. /*
  273. * disable MMU stuff and caches
  274. */
  275. mrc p15,0,r0,c1,c0
  276. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  277. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  278. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  279. mcr p15,0,r0,c1,c0
  280. #elif defined(CONFIG_NETARM)
  281. /*
  282. * prior to software reset : need to set pin PORTC4 to be *HRESET
  283. */
  284. ldr r0, =NETARM_GEN_MODULE_BASE
  285. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  286. NETARM_GEN_PORT_DIR(0x10))
  287. str r1, [r0, #+NETARM_GEN_PORTC]
  288. /*
  289. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  290. * for an explanation of this process
  291. */
  292. ldr r0, =NETARM_GEN_MODULE_BASE
  293. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  294. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  295. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  296. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  297. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  298. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  299. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  300. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  301. /*
  302. * setup PLL and System Config
  303. */
  304. ldr r0, =NETARM_GEN_MODULE_BASE
  305. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  306. NETARM_GEN_SYS_CFG_BUSFULL | \
  307. NETARM_GEN_SYS_CFG_USER_EN | \
  308. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  309. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  310. NETARM_GEN_SYS_CFG_BUSMON_EN )
  311. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  312. #ifndef CONFIG_NETARM_PLL_BYPASS
  313. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  314. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  315. NETARM_GEN_PLL_CTL_INDIV(1) | \
  316. NETARM_GEN_PLL_CTL_ICP_DEF | \
  317. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  318. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  319. #endif
  320. /*
  321. * mask all IRQs by clearing all bits in the INTMRs
  322. */
  323. mov r1, #0
  324. ldr r0, =NETARM_GEN_MODULE_BASE
  325. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  326. #elif defined(CONFIG_S3C4510B)
  327. /*
  328. * Mask off all IRQ sources
  329. */
  330. ldr r1, =REG_INTMASK
  331. ldr r0, =0x3FFFFF
  332. str r0, [r1]
  333. /*
  334. * Disable Cache
  335. */
  336. ldr r0, =REG_SYSCFG
  337. ldr r1, =0x83ffffa0 /* cache-disabled */
  338. str r1, [r0]
  339. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  340. /* No specific initialisation for IntegratorAP/CM720T as yet */
  341. #elif defined(CONFIG_LPC2292)
  342. /* Set-up PLL */
  343. mov r3, #0xAA
  344. mov r4, #0x55
  345. /* First disconnect and disable the PLL */
  346. ldr r0, PLLCON_ADR
  347. mov r1, #0x00
  348. str r1, [r0]
  349. ldr r0, PLLFEED_ADR /* start feed sequence */
  350. str r3, [r0]
  351. str r4, [r0] /* feed sequence done */
  352. /* Set new M and P values */
  353. ldr r0, PLLCFG_ADR
  354. mov r1, #0x23 /* M=4 and P=2 */
  355. str r1, [r0]
  356. ldr r0, PLLFEED_ADR /* start feed sequence */
  357. str r3, [r0]
  358. str r4, [r0] /* feed sequence done */
  359. /* Then enable the PLL */
  360. ldr r0, PLLCON_ADR
  361. mov r1, #0x01 /* PLL enable bit */
  362. str r1, [r0]
  363. ldr r0, PLLFEED_ADR /* start feed sequence */
  364. str r3, [r0]
  365. str r4, [r0] /* feed sequence done */
  366. /* Wait for the lock */
  367. ldr r0, PLLSTAT_ADR
  368. mov r1, #0x400 /* lock bit */
  369. lock_loop:
  370. ldr r2, [r0]
  371. and r2, r1, r2
  372. cmp r2, #0
  373. beq lock_loop
  374. /* And finally connect the PLL */
  375. ldr r0, PLLCON_ADR
  376. mov r1, #0x03 /* PLL enable bit and connect bit */
  377. str r1, [r0]
  378. ldr r0, PLLFEED_ADR /* start feed sequence */
  379. str r3, [r0]
  380. str r4, [r0] /* feed sequence done */
  381. /* Set-up VPBDIV register */
  382. ldr r0, VPBDIV_ADR
  383. mov r1, #0x01 /* VPB clock is same as process clock */
  384. str r1, [r0]
  385. #else
  386. #error No cpu_init_crit() defined for current CPU type
  387. #endif
  388. #ifdef CONFIG_ARM7_REVD
  389. /* set clock speed */
  390. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  391. /* !!! not doing DRAM refresh properly! */
  392. ldr r0, SYSCON3
  393. ldr r1, [r0]
  394. bic r1, r1, #CLKCTL
  395. orr r1, r1, #CLKCTL_36
  396. str r1, [r0]
  397. #endif
  398. #ifndef CONFIG_LPC2292
  399. mov ip, lr
  400. /*
  401. * before relocating, we have to setup RAM timing
  402. * because memory timing is board-dependent, you will
  403. * find a lowlevel_init.S in your board directory.
  404. */
  405. bl lowlevel_init
  406. mov lr, ip
  407. #endif
  408. mov pc, lr
  409. /*
  410. *************************************************************************
  411. *
  412. * Interrupt handling
  413. *
  414. *************************************************************************
  415. */
  416. @
  417. @ IRQ stack frame.
  418. @
  419. #define S_FRAME_SIZE 72
  420. #define S_OLD_R0 68
  421. #define S_PSR 64
  422. #define S_PC 60
  423. #define S_LR 56
  424. #define S_SP 52
  425. #define S_IP 48
  426. #define S_FP 44
  427. #define S_R10 40
  428. #define S_R9 36
  429. #define S_R8 32
  430. #define S_R7 28
  431. #define S_R6 24
  432. #define S_R5 20
  433. #define S_R4 16
  434. #define S_R3 12
  435. #define S_R2 8
  436. #define S_R1 4
  437. #define S_R0 0
  438. #define MODE_SVC 0x13
  439. #define I_BIT 0x80
  440. /*
  441. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  442. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  443. */
  444. .macro bad_save_user_regs
  445. sub sp, sp, #S_FRAME_SIZE
  446. stmia sp, {r0 - r12} @ Calling r0-r12
  447. add r8, sp, #S_PC
  448. ldr r2, IRQ_STACK_START_IN
  449. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  450. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  451. add r5, sp, #S_SP
  452. mov r1, lr
  453. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  454. mov r0, sp
  455. .endm
  456. .macro irq_save_user_regs
  457. sub sp, sp, #S_FRAME_SIZE
  458. stmia sp, {r0 - r12} @ Calling r0-r12
  459. add r8, sp, #S_PC
  460. stmdb r8, {sp, lr}^ @ Calling SP, LR
  461. str lr, [r8, #0] @ Save calling PC
  462. mrs r6, spsr
  463. str r6, [r8, #4] @ Save CPSR
  464. str r0, [r8, #8] @ Save OLD_R0
  465. mov r0, sp
  466. .endm
  467. .macro irq_restore_user_regs
  468. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  469. mov r0, r0
  470. ldr lr, [sp, #S_PC] @ Get PC
  471. add sp, sp, #S_FRAME_SIZE
  472. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  473. .endm
  474. .macro get_bad_stack
  475. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  476. str lr, [r13] @ save caller lr / spsr
  477. mrs lr, spsr
  478. str lr, [r13, #4]
  479. mov r13, #MODE_SVC @ prepare SVC-Mode
  480. msr spsr_c, r13
  481. mov lr, pc
  482. movs pc, lr
  483. .endm
  484. .macro get_irq_stack @ setup IRQ stack
  485. ldr sp, IRQ_STACK_START
  486. .endm
  487. .macro get_fiq_stack @ setup FIQ stack
  488. ldr sp, FIQ_STACK_START
  489. .endm
  490. /*
  491. * exception handlers
  492. */
  493. .align 5
  494. undefined_instruction:
  495. get_bad_stack
  496. bad_save_user_regs
  497. bl do_undefined_instruction
  498. .align 5
  499. software_interrupt:
  500. get_bad_stack
  501. bad_save_user_regs
  502. bl do_software_interrupt
  503. .align 5
  504. prefetch_abort:
  505. get_bad_stack
  506. bad_save_user_regs
  507. bl do_prefetch_abort
  508. .align 5
  509. data_abort:
  510. get_bad_stack
  511. bad_save_user_regs
  512. bl do_data_abort
  513. .align 5
  514. not_used:
  515. get_bad_stack
  516. bad_save_user_regs
  517. bl do_not_used
  518. #ifdef CONFIG_USE_IRQ
  519. .align 5
  520. irq:
  521. get_irq_stack
  522. irq_save_user_regs
  523. bl do_irq
  524. irq_restore_user_regs
  525. .align 5
  526. fiq:
  527. get_fiq_stack
  528. /* someone ought to write a more effiction fiq_save_user_regs */
  529. irq_save_user_regs
  530. bl do_fiq
  531. irq_restore_user_regs
  532. #else
  533. .align 5
  534. irq:
  535. get_bad_stack
  536. bad_save_user_regs
  537. bl do_irq
  538. .align 5
  539. fiq:
  540. get_bad_stack
  541. bad_save_user_regs
  542. bl do_fiq
  543. #endif
  544. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)
  545. .align 5
  546. .globl reset_cpu
  547. reset_cpu:
  548. mov ip, #0
  549. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  550. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  551. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  552. bic ip, ip, #0x000f @ ............wcam
  553. bic ip, ip, #0x2100 @ ..v....s........
  554. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  555. mov pc, r0
  556. #elif defined(CONFIG_NETARM)
  557. .align 5
  558. .globl reset_cpu
  559. reset_cpu:
  560. ldr r1, =NETARM_MEM_MODULE_BASE
  561. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  562. ldr r1, =0xFFFFF000
  563. and r0, r1, r0
  564. ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
  565. add r0, r1, r0
  566. ldr r4, =NETARM_GEN_MODULE_BASE
  567. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  568. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  569. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  570. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  571. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  572. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  573. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  574. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  575. mov pc, r0
  576. #elif defined(CONFIG_S3C4510B)
  577. /* Nothing done here as reseting the CPU is board specific, depending
  578. * on external peripherals such as watchdog timers, etc. */
  579. #elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
  580. /* No specific reset actions for IntegratorAP/CM720T as yet */
  581. #elif defined(CONFIG_LPC2292)
  582. .align 5
  583. .globl reset_cpu
  584. reset_cpu:
  585. mov pc, r0
  586. #else
  587. #error No reset_cpu() defined for current CPU type
  588. #endif