cpu_init.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <mpc83xx.h>
  24. #include <ioports.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #ifdef CONFIG_QE
  27. extern qe_iop_conf_t qe_iop_conf_tab[];
  28. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  29. int open_drain, int assign);
  30. extern void qe_init(uint qe_base);
  31. extern void qe_reset(void);
  32. static void config_qe_ioports(void)
  33. {
  34. u8 port, pin;
  35. int dir, open_drain, assign;
  36. int i;
  37. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  38. port = qe_iop_conf_tab[i].port;
  39. pin = qe_iop_conf_tab[i].pin;
  40. dir = qe_iop_conf_tab[i].dir;
  41. open_drain = qe_iop_conf_tab[i].open_drain;
  42. assign = qe_iop_conf_tab[i].assign;
  43. qe_config_iopin(port, pin, dir, open_drain, assign);
  44. }
  45. }
  46. #endif
  47. /*
  48. * Breathe some life into the CPU...
  49. *
  50. * Set up the memory map,
  51. * initialize a bunch of registers,
  52. * initialize the UPM's
  53. */
  54. void cpu_init_f (volatile immap_t * im)
  55. {
  56. /* Pointer is writable since we allocated a register for it */
  57. gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
  58. /* Clear initial global data */
  59. memset ((void *) gd, 0, sizeof (gd_t));
  60. /* system performance tweaking */
  61. #ifdef CFG_ACR_PIPE_DEP
  62. /* Arbiter pipeline depth */
  63. im->arbiter.acr = (im->arbiter.acr & ~ACR_PIPE_DEP) |
  64. (CFG_ACR_PIPE_DEP << ACR_PIPE_DEP_SHIFT);
  65. #endif
  66. #ifdef CFG_ACR_RPTCNT
  67. /* Arbiter repeat count */
  68. im->arbiter.acr = (im->arbiter.acr & ~(ACR_RPTCNT)) |
  69. (CFG_ACR_RPTCNT << ACR_RPTCNT_SHIFT);
  70. #endif
  71. #ifdef CFG_SPCR_TSECEP
  72. /* all eTSEC's Emergency priority */
  73. im->sysconf.spcr = (im->sysconf.spcr & ~SPCR_TSECEP) |
  74. (CFG_SPCR_TSECEP << SPCR_TSECEP_SHIFT);
  75. #endif
  76. #ifdef CFG_SPCR_TSEC1EP
  77. /* TSEC1 Emergency priority */
  78. im->sysconf.spcr = (im->sysconf.spcr & ~SPCR_TSEC1EP) |
  79. (CFG_SPCR_TSEC1EP << SPCR_TSEC1EP_SHIFT);
  80. #endif
  81. #ifdef CFG_SPCR_TSEC2EP
  82. /* TSEC2 Emergency priority */
  83. im->sysconf.spcr = (im->sysconf.spcr & ~SPCR_TSEC2EP) |
  84. (CFG_SPCR_TSEC2EP << SPCR_TSEC2EP_SHIFT);
  85. #endif
  86. #ifdef CFG_SCCR_ENCCM
  87. /* Encryption clock mode */
  88. im->clk.sccr = (im->clk.sccr & ~SCCR_ENCCM) |
  89. (CFG_SCCR_ENCCM << SCCR_PCICM_SHIFT);
  90. #endif
  91. #ifdef CFG_SCCR_PCICM
  92. /* PCI & DMA clock mode */
  93. im->clk.sccr = (im->clk.sccr & ~SCCR_PCICM) |
  94. (CFG_SCCR_PCICM << SCCR_PCICM_SHIFT);
  95. #endif
  96. #ifdef CFG_SCCR_TSECCM
  97. /* all TSEC's clock mode */
  98. im->clk.sccr = (im->clk.sccr & ~SCCR_TSECCM) |
  99. (CFG_SCCR_TSECCM << SCCR_TSECCM_SHIFT);
  100. #endif
  101. #ifdef CFG_SCCR_TSEC1CM
  102. /* TSEC1 clock mode */
  103. im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC1CM) |
  104. (CFG_SCCR_TSEC1CM << SCCR_TSEC1CM_SHIFT);
  105. #endif
  106. #ifdef CFG_SCCR_TSEC2CM
  107. /* TSEC2 clock mode */
  108. im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC2CM) |
  109. (CFG_SCCR_TSEC2CM << SCCR_TSEC2CM_SHIFT);
  110. #endif
  111. #ifdef CFG_SCCR_TSEC1ON
  112. /* TSEC1 clock switch */
  113. im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC1ON) |
  114. (CFG_SCCR_TSEC1ON << SCCR_TSEC1ON_SHIFT);
  115. #endif
  116. #ifdef CFG_SCCR_TSEC2ON
  117. /* TSEC2 clock switch */
  118. im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC2ON) |
  119. (CFG_SCCR_TSEC2ON << SCCR_TSEC2ON_SHIFT);
  120. #endif
  121. #ifdef CFG_SCCR_USBMPHCM
  122. /* USB MPH clock mode */
  123. im->clk.sccr = (im->clk.sccr & ~SCCR_USBMPHCM) |
  124. (CFG_SCCR_USBMPHCM << SCCR_USBMPHCM_SHIFT);
  125. #endif
  126. #ifdef CFG_SCCR_USBDRCM
  127. /* USB DR clock mode */
  128. im->clk.sccr = (im->clk.sccr & ~SCCR_USBDRCM) |
  129. (CFG_SCCR_USBDRCM << SCCR_USBDRCM_SHIFT);
  130. #endif
  131. #ifdef CFG_SCCR_SATACM
  132. /* SATA controller clock mode */
  133. im->clk.sccr = (im->clk.sccr & ~SCCR_SATACM) |
  134. (CFG_SCCR_SATACM << SCCR_SATACM_SHIFT);
  135. #endif
  136. /* RSR - Reset Status Register - clear all status (4.6.1.3) */
  137. gd->reset_status = im->reset.rsr;
  138. im->reset.rsr = ~(RSR_RES);
  139. /*
  140. * RMR - Reset Mode Register
  141. * contains checkstop reset enable (4.6.1.4)
  142. */
  143. im->reset.rmr = (RMR_CSRE & (1<<RMR_CSRE_SHIFT));
  144. /* LCRR - Clock Ratio Register (10.3.1.16) */
  145. im->lbus.lcrr = CFG_LCRR;
  146. /* Enable Time Base & Decrimenter ( so we will have udelay() )*/
  147. im->sysconf.spcr |= SPCR_TBEN;
  148. /* System General Purpose Register */
  149. #ifdef CFG_SICRH
  150. im->sysconf.sicrh = CFG_SICRH;
  151. #endif
  152. #ifdef CFG_SICRL
  153. im->sysconf.sicrl = CFG_SICRL;
  154. #endif
  155. /* DDR control driver register */
  156. #ifdef CFG_DDRCDR
  157. im->sysconf.ddrcdr = CFG_DDRCDR;
  158. #endif
  159. /* Output buffer impedance register */
  160. #ifdef CFG_OBIR
  161. im->sysconf.obir = CFG_OBIR;
  162. #endif
  163. #ifdef CONFIG_QE
  164. /* Config QE ioports */
  165. config_qe_ioports();
  166. #endif
  167. /*
  168. * Memory Controller:
  169. */
  170. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  171. * addresses - these have to be modified later when FLASH size
  172. * has been determined
  173. */
  174. #if defined(CFG_BR0_PRELIM) \
  175. && defined(CFG_OR0_PRELIM) \
  176. && defined(CFG_LBLAWBAR0_PRELIM) \
  177. && defined(CFG_LBLAWAR0_PRELIM)
  178. im->lbus.bank[0].br = CFG_BR0_PRELIM;
  179. im->lbus.bank[0].or = CFG_OR0_PRELIM;
  180. im->sysconf.lblaw[0].bar = CFG_LBLAWBAR0_PRELIM;
  181. im->sysconf.lblaw[0].ar = CFG_LBLAWAR0_PRELIM;
  182. #else
  183. #error CFG_BR0_PRELIM, CFG_OR0_PRELIM, CFG_LBLAWBAR0_PRELIM & CFG_LBLAWAR0_PRELIM must be defined
  184. #endif
  185. #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
  186. im->lbus.bank[1].br = CFG_BR1_PRELIM;
  187. im->lbus.bank[1].or = CFG_OR1_PRELIM;
  188. #endif
  189. #if defined(CFG_LBLAWBAR1_PRELIM) && defined(CFG_LBLAWAR1_PRELIM)
  190. im->sysconf.lblaw[1].bar = CFG_LBLAWBAR1_PRELIM;
  191. im->sysconf.lblaw[1].ar = CFG_LBLAWAR1_PRELIM;
  192. #endif
  193. #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
  194. im->lbus.bank[2].br = CFG_BR2_PRELIM;
  195. im->lbus.bank[2].or = CFG_OR2_PRELIM;
  196. #endif
  197. #if defined(CFG_LBLAWBAR2_PRELIM) && defined(CFG_LBLAWAR2_PRELIM)
  198. im->sysconf.lblaw[2].bar = CFG_LBLAWBAR2_PRELIM;
  199. im->sysconf.lblaw[2].ar = CFG_LBLAWAR2_PRELIM;
  200. #endif
  201. #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
  202. im->lbus.bank[3].br = CFG_BR3_PRELIM;
  203. im->lbus.bank[3].or = CFG_OR3_PRELIM;
  204. #endif
  205. #if defined(CFG_LBLAWBAR3_PRELIM) && defined(CFG_LBLAWAR3_PRELIM)
  206. im->sysconf.lblaw[3].bar = CFG_LBLAWBAR3_PRELIM;
  207. im->sysconf.lblaw[3].ar = CFG_LBLAWAR3_PRELIM;
  208. #endif
  209. #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
  210. im->lbus.bank[4].br = CFG_BR4_PRELIM;
  211. im->lbus.bank[4].or = CFG_OR4_PRELIM;
  212. #endif
  213. #if defined(CFG_LBLAWBAR4_PRELIM) && defined(CFG_LBLAWAR4_PRELIM)
  214. im->sysconf.lblaw[4].bar = CFG_LBLAWBAR4_PRELIM;
  215. im->sysconf.lblaw[4].ar = CFG_LBLAWAR4_PRELIM;
  216. #endif
  217. #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
  218. im->lbus.bank[5].br = CFG_BR5_PRELIM;
  219. im->lbus.bank[5].or = CFG_OR5_PRELIM;
  220. #endif
  221. #if defined(CFG_LBLAWBAR5_PRELIM) && defined(CFG_LBLAWAR5_PRELIM)
  222. im->sysconf.lblaw[5].bar = CFG_LBLAWBAR5_PRELIM;
  223. im->sysconf.lblaw[5].ar = CFG_LBLAWAR5_PRELIM;
  224. #endif
  225. #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
  226. im->lbus.bank[6].br = CFG_BR6_PRELIM;
  227. im->lbus.bank[6].or = CFG_OR6_PRELIM;
  228. #endif
  229. #if defined(CFG_LBLAWBAR6_PRELIM) && defined(CFG_LBLAWAR6_PRELIM)
  230. im->sysconf.lblaw[6].bar = CFG_LBLAWBAR6_PRELIM;
  231. im->sysconf.lblaw[6].ar = CFG_LBLAWAR6_PRELIM;
  232. #endif
  233. #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
  234. im->lbus.bank[7].br = CFG_BR7_PRELIM;
  235. im->lbus.bank[7].or = CFG_OR7_PRELIM;
  236. #endif
  237. #if defined(CFG_LBLAWBAR7_PRELIM) && defined(CFG_LBLAWAR7_PRELIM)
  238. im->sysconf.lblaw[7].bar = CFG_LBLAWBAR7_PRELIM;
  239. im->sysconf.lblaw[7].ar = CFG_LBLAWAR7_PRELIM;
  240. #endif
  241. #ifdef CFG_GPIO1_PRELIM
  242. im->gpio[0].dir = CFG_GPIO1_DIR;
  243. im->gpio[0].dat = CFG_GPIO1_DAT;
  244. #endif
  245. #ifdef CFG_GPIO2_PRELIM
  246. im->gpio[1].dir = CFG_GPIO2_DIR;
  247. im->gpio[1].dat = CFG_GPIO2_DAT;
  248. #endif
  249. }
  250. int cpu_init_r (void)
  251. {
  252. #ifdef CONFIG_QE
  253. uint qe_base = CFG_IMMR + 0x00100000; /* QE immr base */
  254. qe_init(qe_base);
  255. qe_reset();
  256. #endif
  257. return 0;
  258. }
  259. /*
  260. * Figure out the cause of the reset
  261. */
  262. int prt_83xx_rsr(void)
  263. {
  264. static struct {
  265. ulong mask;
  266. char *desc;
  267. } bits[] = {
  268. {
  269. RSR_SWSR, "Software Soft"}, {
  270. RSR_SWHR, "Software Hard"}, {
  271. RSR_JSRS, "JTAG Soft"}, {
  272. RSR_CSHR, "Check Stop"}, {
  273. RSR_SWRS, "Software Watchdog"}, {
  274. RSR_BMRS, "Bus Monitor"}, {
  275. RSR_SRS, "External/Internal Soft"}, {
  276. RSR_HRS, "External/Internal Hard"}
  277. };
  278. static int n = sizeof bits / sizeof bits[0];
  279. ulong rsr = gd->reset_status;
  280. int i;
  281. char *sep;
  282. puts("Reset Status:");
  283. sep = " ";
  284. for (i = 0; i < n; i++)
  285. if (rsr & bits[i].mask) {
  286. printf("%s%s", sep, bits[i].desc);
  287. sep = ", ";
  288. }
  289. puts("\n\n");
  290. return 0;
  291. }