start.S 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <version.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. _TEXT_BASE:
  65. .word TEXT_BASE
  66. .globl _armboot_start
  67. _armboot_start:
  68. .word _start
  69. /*
  70. * Note: _armboot_end_data and _armboot_end are defined
  71. * by the (board-dependent) linker script.
  72. * _armboot_end_data is the first usable FLASH address after armboot
  73. */
  74. .globl _armboot_end_data
  75. _armboot_end_data:
  76. .word armboot_end_data
  77. .globl _armboot_end
  78. _armboot_end:
  79. .word armboot_end
  80. #ifdef CONFIG_USE_IRQ
  81. /* IRQ stack memory (calculated at run-time) */
  82. .globl IRQ_STACK_START
  83. IRQ_STACK_START:
  84. .word 0x0badc0de
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl FIQ_STACK_START
  87. FIQ_STACK_START:
  88. .word 0x0badc0de
  89. #endif
  90. /*
  91. * the actual reset code
  92. */
  93. reset:
  94. /*
  95. * set the cpu to SVC32 mode
  96. */
  97. mrs r0,cpsr
  98. bic r0,r0,#0x1f
  99. orr r0,r0,#0xd3
  100. msr cpsr,r0
  101. /* turn off the watchdog */
  102. #if defined(CONFIG_S3C2400)
  103. #define pWTCON 0x15300000
  104. /* Interupt-Controller base addresses */
  105. #define INTMSK 0x14400008
  106. /* clock divisor register */
  107. #define CLKDIVN 0x14800014
  108. #elif defined(CONFIG_S3C2410)
  109. #define pWTCON 0x53000000
  110. /* Interupt-Controller base addresses */
  111. #define INTMSK 0x4A000008
  112. #define INTSUBMSK 0x4A00001C
  113. /* clock divisor register */
  114. #define CLKDIVN 0x4C000014
  115. #endif
  116. ldr r0, =pWTCON
  117. mov r1, #0x0
  118. str r1, [r0]
  119. /*
  120. * mask all IRQs by setting all bits in the INTMR - default
  121. */
  122. mov r1, #0xffffffff
  123. ldr r0, =INTMSK
  124. str r1, [r0]
  125. #if defined(CONFIG_S3C2410)
  126. ldr r1, =0x3ff
  127. ldr r0, =INTSUBMSK
  128. str r1, [r0]
  129. #endif
  130. /* FCLK:HCLK:PCLK = 1:2:4 */
  131. /* default FCLK is 120 MHz ! */
  132. ldr r0, =CLKDIVN
  133. mov r1, #3
  134. str r1, [r0]
  135. /*
  136. * we do sys-critical inits only at reboot,
  137. * not when booting from ram!
  138. */
  139. #ifdef CONFIG_INIT_CRITICAL
  140. bl cpu_init_crit
  141. #endif
  142. relocate: /* relocate U-Boot to RAM */
  143. adr r0, _start /* r0 <- current position of code */
  144. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  145. cmp r0, r1 /* don't reloc during debug */
  146. beq stack_setup
  147. ldr r2, _armboot_start
  148. ldr r3, _armboot_end
  149. sub r2, r3, r2 /* r2 <- size of armboot */
  150. add r2, r0, r2 /* r2 <- source end address */
  151. copy_loop:
  152. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  153. stmia r1!, {r3-r10} /* copy to target address [r1] */
  154. cmp r0, r2 /* until source end addreee [r2] */
  155. ble copy_loop
  156. /* Set up the stack */
  157. stack_setup:
  158. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  159. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  160. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  161. #ifdef CONFIG_USE_IRQ
  162. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  163. #endif
  164. sub sp, r0, #12 /* leave 3 words for abort-stack */
  165. #if 0
  166. /* try doing this stuff after the relocation */
  167. ldr r0, =pWTCON
  168. mov r1, #0x0
  169. str r1, [r0]
  170. /*
  171. * mask all IRQs by setting all bits in the INTMR - default
  172. */
  173. mov r1, #0xffffffff
  174. ldr r0, =INTMR
  175. str r1, [r0]
  176. /* FCLK:HCLK:PCLK = 1:2:4 */
  177. /* default FCLK is 120 MHz ! */
  178. ldr r0, =CLKDIVN
  179. mov r1, #3
  180. str r1, [r0]
  181. /* END stuff after relocation */
  182. #endif
  183. ldr pc, _start_armboot
  184. _start_armboot: .word start_armboot
  185. /*
  186. *************************************************************************
  187. *
  188. * CPU_init_critical registers
  189. *
  190. * setup important registers
  191. * setup memory timing
  192. *
  193. *************************************************************************
  194. */
  195. cpu_init_crit:
  196. /*
  197. * flush v4 I/D caches
  198. */
  199. mov r0, #0
  200. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  201. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  202. /*
  203. * disable MMU stuff and caches
  204. */
  205. mrc p15, 0, r0, c1, c0, 0
  206. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  207. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  208. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  209. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  210. mcr p15, 0, r0, c1, c0, 0
  211. /*
  212. * before relocating, we have to setup RAM timing
  213. * because memory timing is board-dependend, you will
  214. * find a memsetup.S in your board directory.
  215. */
  216. mov ip, lr
  217. bl memsetup
  218. mov lr, ip
  219. mov pc, lr
  220. /*
  221. *************************************************************************
  222. *
  223. * Interrupt handling
  224. *
  225. *************************************************************************
  226. */
  227. @
  228. @ IRQ stack frame.
  229. @
  230. #define S_FRAME_SIZE 72
  231. #define S_OLD_R0 68
  232. #define S_PSR 64
  233. #define S_PC 60
  234. #define S_LR 56
  235. #define S_SP 52
  236. #define S_IP 48
  237. #define S_FP 44
  238. #define S_R10 40
  239. #define S_R9 36
  240. #define S_R8 32
  241. #define S_R7 28
  242. #define S_R6 24
  243. #define S_R5 20
  244. #define S_R4 16
  245. #define S_R3 12
  246. #define S_R2 8
  247. #define S_R1 4
  248. #define S_R0 0
  249. #define MODE_SVC 0x13
  250. #define I_BIT 0x80
  251. /*
  252. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  253. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  254. */
  255. .macro bad_save_user_regs
  256. sub sp, sp, #S_FRAME_SIZE
  257. stmia sp, {r0 - r12} @ Calling r0-r12
  258. ldr r2, _armboot_end
  259. add r2, r2, #CONFIG_STACKSIZE
  260. sub r2, r2, #8
  261. ldmia r2, {r2 - r3} @ get pc, cpsr
  262. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  263. add r5, sp, #S_SP
  264. mov r1, lr
  265. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  266. mov r0, sp
  267. .endm
  268. .macro irq_save_user_regs
  269. sub sp, sp, #S_FRAME_SIZE
  270. stmia sp, {r0 - r12} @ Calling r0-r12
  271. add r8, sp, #S_PC
  272. stmdb r8, {sp, lr}^ @ Calling SP, LR
  273. str lr, [r8, #0] @ Save calling PC
  274. mrs r6, spsr
  275. str r6, [r8, #4] @ Save CPSR
  276. str r0, [r8, #8] @ Save OLD_R0
  277. mov r0, sp
  278. .endm
  279. .macro irq_restore_user_regs
  280. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  281. mov r0, r0
  282. ldr lr, [sp, #S_PC] @ Get PC
  283. add sp, sp, #S_FRAME_SIZE
  284. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  285. .endm
  286. .macro get_bad_stack
  287. ldr r13, _armboot_end @ setup our mode stack
  288. add r13, r13, #CONFIG_STACKSIZE @ resides at top of normal stack
  289. sub r13, r13, #8
  290. str lr, [r13] @ save caller lr / spsr
  291. mrs lr, spsr
  292. str lr, [r13, #4]
  293. mov r13, #MODE_SVC @ prepare SVC-Mode
  294. @ msr spsr_c, r13
  295. msr spsr, r13
  296. mov lr, pc
  297. movs pc, lr
  298. .endm
  299. .macro get_irq_stack @ setup IRQ stack
  300. ldr sp, IRQ_STACK_START
  301. .endm
  302. .macro get_fiq_stack @ setup FIQ stack
  303. ldr sp, FIQ_STACK_START
  304. .endm
  305. /*
  306. * exception handlers
  307. */
  308. .align 5
  309. undefined_instruction:
  310. get_bad_stack
  311. bad_save_user_regs
  312. bl do_undefined_instruction
  313. .align 5
  314. software_interrupt:
  315. get_bad_stack
  316. bad_save_user_regs
  317. bl do_software_interrupt
  318. .align 5
  319. prefetch_abort:
  320. get_bad_stack
  321. bad_save_user_regs
  322. bl do_prefetch_abort
  323. .align 5
  324. data_abort:
  325. get_bad_stack
  326. bad_save_user_regs
  327. bl do_data_abort
  328. .align 5
  329. not_used:
  330. get_bad_stack
  331. bad_save_user_regs
  332. bl do_not_used
  333. #ifdef CONFIG_USE_IRQ
  334. .align 5
  335. irq:
  336. get_irq_stack
  337. irq_save_user_regs
  338. bl do_irq
  339. irq_restore_user_regs
  340. .align 5
  341. fiq:
  342. get_fiq_stack
  343. /* someone ought to write a more effiction fiq_save_user_regs */
  344. irq_save_user_regs
  345. bl do_fiq
  346. irq_restore_user_regs
  347. #else
  348. .align 5
  349. irq:
  350. get_bad_stack
  351. bad_save_user_regs
  352. bl do_irq
  353. .align 5
  354. fiq:
  355. get_bad_stack
  356. bad_save_user_regs
  357. bl do_fiq
  358. #endif
  359. .align 5
  360. .globl reset_cpu
  361. reset_cpu:
  362. #ifdef CONFIG_S3C2400
  363. bl disable_interrupts
  364. # ifdef CONFIG_TRAB
  365. bl disable_vfd
  366. # endif
  367. ldr r1, _rWTCON
  368. ldr r2, _rWTCNT
  369. /* Disable watchdog */
  370. mov r3, #0x0000
  371. str r3, [r1]
  372. /* Initialize watchdog timer count register */
  373. mov r3, #0x0001
  374. str r3, [r2]
  375. /* Enable watchdog timer; assert reset at timer timeout */
  376. mov r3, #0x0021
  377. str r3, [r1]
  378. _loop_forever:
  379. b _loop_forever
  380. _rWTCON:
  381. .word 0x15300000
  382. _rWTCNT:
  383. .word 0x15300008
  384. #else /* ! CONFIG_S3C2400 */
  385. mov ip, #0
  386. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  387. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  388. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  389. bic ip, ip, #0x000f @ ............wcam
  390. bic ip, ip, #0x2100 @ ..v....s........
  391. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  392. mov pc, r0
  393. #endif /* CONFIG_S3C2400 */