pf5200.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * pf5200.c - main board support/init for the esd pf5200.
  28. */
  29. #include <common.h>
  30. #include <mpc5xxx.h>
  31. #include <pci.h>
  32. #include <command.h>
  33. #include <netdev.h>
  34. #include "mt46v16m16-75.h"
  35. void init_power_switch(void);
  36. static void sdram_start(int hi_addr)
  37. {
  38. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  39. /* unlock mode register */
  40. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  41. SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  42. __asm__ volatile ("sync");
  43. /* precharge all banks */
  44. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  45. SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  46. __asm__ volatile ("sync");
  47. /* set mode register: extended mode */
  48. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  49. __asm__ volatile ("sync");
  50. /* set mode register: reset DLL */
  51. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  52. __asm__ volatile ("sync");
  53. /* precharge all banks */
  54. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  55. SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  56. __asm__ volatile ("sync");
  57. /* auto refresh */
  58. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  59. SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  60. __asm__ volatile ("sync");
  61. /* set mode register */
  62. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  63. __asm__ volatile ("sync");
  64. /* normal operation */
  65. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  66. __asm__ volatile ("sync");
  67. }
  68. /*
  69. * ATTENTION: Although partially referenced initdram does NOT make real use
  70. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  71. * is something else than 0x00000000.
  72. */
  73. phys_size_t initdram(int board_type)
  74. {
  75. ulong dramsize = 0;
  76. ulong test1, test2;
  77. /* setup SDRAM chip selects */
  78. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0x0000001e; /* 2G at 0x0 */
  79. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */
  80. __asm__ volatile ("sync");
  81. /* setup config registers */
  82. *(vu_long *) MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  83. *(vu_long *) MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  84. __asm__ volatile ("sync");
  85. /* set tap delay */
  86. *(vu_long *) MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  87. __asm__ volatile ("sync");
  88. /* find RAM size using SDRAM CS0 only */
  89. sdram_start(0);
  90. test1 = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE, 0x80000000);
  91. sdram_start(1);
  92. test2 = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE, 0x80000000);
  93. if (test1 > test2) {
  94. sdram_start(0);
  95. dramsize = test1;
  96. } else {
  97. dramsize = test2;
  98. }
  99. /* memory smaller than 1MB is impossible */
  100. if (dramsize < (1 << 20)) {
  101. dramsize = 0;
  102. }
  103. /* set SDRAM CS0 size according to the amount of RAM found */
  104. if (dramsize > 0) {
  105. *(vu_long *) MPC5XXX_SDRAM_CS0CFG =
  106. 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  107. /* let SDRAM CS1 start right after CS0 */
  108. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e; /* 2G */
  109. } else {
  110. #if 0
  111. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  112. /* let SDRAM CS1 start right after CS0 */
  113. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e; /* 2G */
  114. #else
  115. *(vu_long *) MPC5XXX_SDRAM_CS0CFG =
  116. 0x13 + __builtin_ffs(0x08000000 >> 20) - 1;
  117. /* let SDRAM CS1 start right after CS0 */
  118. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x08000000 + 0x0000001e; /* 2G */
  119. #endif
  120. }
  121. #if 0
  122. /* find RAM size using SDRAM CS1 only */
  123. sdram_start(0);
  124. get_ram_size((ulong *) (CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  125. sdram_start(1);
  126. get_ram_size((ulong *) (CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  127. sdram_start(0);
  128. #endif
  129. /* set SDRAM CS1 size according to the amount of RAM found */
  130. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  131. init_power_switch();
  132. return (dramsize);
  133. }
  134. int checkboard(void)
  135. {
  136. puts("Board: esd ParaFinder (pf5200)\n");
  137. return 0;
  138. }
  139. void flash_preinit(void)
  140. {
  141. /*
  142. * Now, when we are in RAM, enable flash write
  143. * access for detection process.
  144. * Note that CS_BOOT cannot be cleared when
  145. * executing in flash.
  146. */
  147. *(vu_long *) MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  148. }
  149. void flash_afterinit(ulong size)
  150. {
  151. if (size == 0x02000000) {
  152. /* adjust mapping */
  153. *(vu_long *) MPC5XXX_BOOTCS_START =
  154. *(vu_long *) MPC5XXX_CS0_START =
  155. START_REG(CONFIG_SYS_BOOTCS_START | size);
  156. *(vu_long *) MPC5XXX_BOOTCS_STOP =
  157. *(vu_long *) MPC5XXX_CS0_STOP =
  158. STOP_REG(CONFIG_SYS_BOOTCS_START | size, size);
  159. }
  160. }
  161. #ifdef CONFIG_PCI
  162. static struct pci_controller hose;
  163. extern void pci_mpc5xxx_init(struct pci_controller *);
  164. void pci_init_board(void) {
  165. pci_mpc5xxx_init(&hose);
  166. }
  167. #endif
  168. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  169. void init_ide_reset(void)
  170. {
  171. debug("init_ide_reset\n");
  172. /* Configure PSC1_4 as GPIO output for ATA reset */
  173. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  174. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  175. }
  176. void ide_set_reset(int idereset)
  177. {
  178. debug("ide_reset(%d)\n", idereset);
  179. if (idereset) {
  180. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  181. } else {
  182. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  183. }
  184. }
  185. #endif
  186. #define MPC5XXX_SIMPLEIO_GPIO_ENABLE (MPC5XXX_GPIO + 0x0004)
  187. #define MPC5XXX_SIMPLEIO_GPIO_DIR (MPC5XXX_GPIO + 0x000C)
  188. #define MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT (MPC5XXX_GPIO + 0x0010)
  189. #define MPC5XXX_SIMPLEIO_GPIO_DATA_INPUT (MPC5XXX_GPIO + 0x0014)
  190. #define MPC5XXX_INTERRUPT_GPIO_ENABLE (MPC5XXX_GPIO + 0x0020)
  191. #define MPC5XXX_INTERRUPT_GPIO_DIR (MPC5XXX_GPIO + 0x0028)
  192. #define MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT (MPC5XXX_GPIO + 0x002C)
  193. #define MPC5XXX_INTERRUPT_GPIO_STATUS (MPC5XXX_GPIO + 0x003C)
  194. #define GPIO_WU6 0x40000000UL
  195. #define GPIO_USB0 0x00010000UL
  196. #define GPIO_USB9 0x08000000UL
  197. #define GPIO_USB9S 0x00080000UL
  198. void init_power_switch(void)
  199. {
  200. debug("init_power_switch\n");
  201. /* Configure GPIO_WU6 as GPIO output for ATA reset */
  202. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_WU6;
  203. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_WU6;
  204. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_WU6;
  205. __asm__ volatile ("sync");
  206. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT &= ~GPIO_USB0;
  207. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_ENABLE |= GPIO_USB0;
  208. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DIR |= GPIO_USB0;
  209. __asm__ volatile ("sync");
  210. *(vu_long *) MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT &= ~GPIO_USB9;
  211. *(vu_long *) MPC5XXX_INTERRUPT_GPIO_ENABLE &= ~GPIO_USB9;
  212. __asm__ volatile ("sync");
  213. if ((*(vu_long *) MPC5XXX_INTERRUPT_GPIO_STATUS & GPIO_USB9S) == 0) {
  214. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT |= GPIO_USB0;
  215. __asm__ volatile ("sync");
  216. }
  217. *(vu_char *) CONFIG_SYS_CS1_START = 0x02; /* Red Power LED on */
  218. __asm__ volatile ("sync");
  219. *(vu_char *) (CONFIG_SYS_CS1_START + 1) = 0x02; /* Disable driver for KB11 */
  220. __asm__ volatile ("sync");
  221. }
  222. int board_eth_init(bd_t *bis)
  223. {
  224. return pci_eth_init(bis);
  225. }
  226. void power_set_reset(int power)
  227. {
  228. debug("ide_set_reset(%d)\n", power);
  229. if (power) {
  230. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_WU6;
  231. *(vu_long *) MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT &= ~GPIO_USB9;
  232. } else {
  233. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_WU6;
  234. if ((*(vu_long *) MPC5XXX_INTERRUPT_GPIO_STATUS & GPIO_USB9S) ==
  235. 0) {
  236. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT |=
  237. GPIO_USB0;
  238. }
  239. }
  240. }
  241. int do_poweroff(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  242. {
  243. power_set_reset(1);
  244. return (0);
  245. }
  246. U_BOOT_CMD(poweroff, 1, 1, do_poweroff, "Switch off power", "");
  247. int phypower(int flag)
  248. {
  249. u32 addr;
  250. vu_long *reg;
  251. int status;
  252. pci_dev_t dev;
  253. dev = PCI_BDF(0, 0x18, 0);
  254. status = pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &addr);
  255. if (status == 0) {
  256. reg = (vu_long *) (addr + 0x00000040);
  257. *reg |= 0x40000000;
  258. __asm__ volatile ("sync");
  259. reg = (vu_long *) (addr + 0x001000c);
  260. *reg |= 0x20000000;
  261. __asm__ volatile ("sync");
  262. reg = (vu_long *) (addr + 0x0010004);
  263. if (flag != 0) {
  264. *reg &= ~0x20000000;
  265. } else {
  266. *reg |= 0x20000000;
  267. }
  268. __asm__ volatile ("sync");
  269. }
  270. return (status);
  271. }
  272. int do_phypower(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  273. {
  274. int status;
  275. if (argv[1][0] == '0') {
  276. status = phypower(0);
  277. } else {
  278. status = phypower(1);
  279. }
  280. return (0);
  281. }
  282. U_BOOT_CMD(phypower, 2, 2, do_phypower,
  283. "Switch power of ethernet phy", "");
  284. int do_writepci(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  285. {
  286. unsigned int addr;
  287. unsigned int size;
  288. int i;
  289. volatile unsigned long *ptr;
  290. addr = simple_strtol(argv[1], NULL, 16);
  291. size = simple_strtol(argv[2], NULL, 16);
  292. printf("\nWriting at addr %08x, size %08x.\n", addr, size);
  293. while (1) {
  294. ptr = (volatile unsigned long *)addr;
  295. for (i = 0; i < (size >> 2); i++) {
  296. *ptr++ = i;
  297. }
  298. /* Abort if ctrl-c was pressed */
  299. if (ctrlc()) {
  300. puts("\nAbort\n");
  301. return 0;
  302. }
  303. putc('.');
  304. }
  305. return 0;
  306. }
  307. U_BOOT_CMD(writepci, 3, 1, do_writepci,
  308. "Write some data to pcibus",
  309. "<addr> <size>\n"
  310. ""
  311. );