adsvix.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * (C) Copyright 2004
  3. * Robert Whaley, Applied Data Systems, Inc. rwhaley@applieddata.net
  4. *
  5. * (C) Copyright 2002
  6. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  7. *
  8. * (C) Copyright 2002
  9. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  10. * Marius Groeger <mgroeger@sysgo.de>
  11. *
  12. * Configuation settings for the LUBBOCK board.
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. * (easy to change)
  37. */
  38. #define CONFIG_PXA27X 1 /* This is an PXA27x CPU */
  39. #define CONFIG_ADSVIX 1 /* on a Adsvix Board */
  40. #define CONFIG_MMC 1
  41. #define BOARD_LATE_INIT 1
  42. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  43. #define RTC
  44. /*
  45. * Size of malloc() pool
  46. */
  47. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  48. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  49. /*
  50. * Hardware drivers
  51. */
  52. /*
  53. * select serial console configuration
  54. */
  55. #define CONFIG_FFUART 1 /* we use FFUART on ADSVIX */
  56. /* allow to overwrite serial and ethaddr */
  57. #define CONFIG_ENV_OVERWRITE
  58. #define CONFIG_BAUDRATE 38400
  59. #define CONFIG_DOS_PARTITION 1
  60. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL & ~CFG_CMD_NET) | CFG_CMD_MMC | CFG_CMD_FAT | CFG_CMD_IDE | CFG_CMD_PCMCIA)
  61. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  62. #include <cmd_confdefs.h>
  63. #undef CONFIG_SHOW_BOOT_PROGRESS
  64. #define CONFIG_BOOTDELAY 3
  65. #define CONFIG_SERVERIP 192.168.1.99
  66. #define CONFIG_BOOTCOMMAND "run boot_flash"
  67. #define CONFIG_BOOTARGS "console=ttyS0,38400 ramdisk_size=12288"\
  68. " rw root=/dev/ram initrd=0xa0800000,5m"
  69. #define CONFIG_EXTRA_ENV_SETTINGS \
  70. "program_boot_cf=" \
  71. "mw.b 0xa0010000 0xff 0x20000; " \
  72. "if pinit on && " \
  73. "ide reset && " \
  74. "fatload ide 0 0xa0010000 u-boot.bin; " \
  75. "then " \
  76. "protect off 0x0 0x1ffff; " \
  77. "erase 0x0 0x1ffff; " \
  78. "cp.b 0xa0010000 0x0 0x20000; " \
  79. "fi\0" \
  80. "program_uzImage_cf=" \
  81. "mw.b 0xa0010000 0xff 0x180000; " \
  82. "if pinit on && " \
  83. "ide reset && " \
  84. "fatload ide 0 0xa0010000 uzImage; " \
  85. "then " \
  86. "protect off 0x40000 0x1bffff; " \
  87. "erase 0x40000 0x1bffff; " \
  88. "cp.b 0xa0010000 0x40000 0x180000; " \
  89. "fi\0" \
  90. "program_ramdisk_cf=" \
  91. "mw.b 0xa0010000 0xff 0x500000; " \
  92. "if pinit on && " \
  93. "ide reset && " \
  94. "fatload ide 0 0xa0010000 ramdisk.gz; " \
  95. "then " \
  96. "protect off 0x1c0000 0x6bffff; " \
  97. "erase 0x1c0000 0x6bffff; " \
  98. "cp.b 0xa0010000 0x1c0000 0x500000; " \
  99. "fi\0" \
  100. "boot_cf=" \
  101. "if pinit on && " \
  102. "ide reset && " \
  103. "fatload ide 0 0xa0030000 uzImage && " \
  104. "fatload ide 0 0xa0800000 ramdisk.gz; " \
  105. "then " \
  106. "bootm 0xa0030000; " \
  107. "fi\0" \
  108. "program_boot_mmc=" \
  109. "mw.b 0xa0010000 0xff 0x20000; " \
  110. "if mmcinit && " \
  111. "fatload mmc 0 0xa0010000 u-boot.bin; " \
  112. "then " \
  113. "protect off 0x0 0x1ffff; " \
  114. "erase 0x0 0x1ffff; " \
  115. "cp.b 0xa0010000 0x0 0x20000; " \
  116. "fi\0" \
  117. "program_uzImage_mmc=" \
  118. "mw.b 0xa0010000 0xff 0x180000; " \
  119. "if mmcinit && " \
  120. "fatload mmc 0 0xa0010000 uzImage; " \
  121. "then " \
  122. "protect off 0x40000 0x1bffff; " \
  123. "erase 0x40000 0x1bffff; " \
  124. "cp.b 0xa0010000 0x40000 0x180000; " \
  125. "fi\0" \
  126. "program_ramdisk_mmc=" \
  127. "mw.b 0xa0010000 0xff 0x500000; " \
  128. "if mmcinit && " \
  129. "fatload mmc 0 0xa0010000 ramdisk.gz; " \
  130. "then " \
  131. "protect off 0x1c0000 0x6bffff; " \
  132. "erase 0x1c0000 0x6bffff; " \
  133. "cp.b 0xa0010000 0x1c0000 0x500000; " \
  134. "fi\0" \
  135. "boot_mmc=" \
  136. "if mmcinit && " \
  137. "fatload mmc 0 0xa0030000 uzImage && " \
  138. "fatload mmc 0 0xa0800000 ramdisk.gz; " \
  139. "then " \
  140. "bootm 0xa0030000; " \
  141. "fi\0" \
  142. "boot_flash=" \
  143. "cp.b 0x1c0000 0xa0800000 0x500000; " \
  144. "bootm 0x40000\0" \
  145. #define CONFIG_SETUP_MEMORY_TAGS 1
  146. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  147. /* #define CONFIG_INITRD_TAG 1 */
  148. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  149. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  150. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  151. #endif
  152. /*
  153. * Miscellaneous configurable options
  154. */
  155. #define CFG_HUSH_PARSER 1
  156. #define CFG_PROMPT_HUSH_PS2 "> "
  157. #define CFG_LONGHELP /* undef to save memory */
  158. #ifdef CFG_HUSH_PARSER
  159. #define CFG_PROMPT "$ " /* Monitor Command Prompt */
  160. #else
  161. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  162. #endif
  163. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  164. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  165. #define CFG_MAXARGS 16 /* max number of command args */
  166. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  167. #define CFG_DEVICE_NULLDEV 1
  168. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  169. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  170. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  171. #define CFG_LOAD_ADDR 0xa1000000 /* default load address */
  172. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  173. #define CFG_CPUSPEED 0x207 /* need to look more closely, I think this is Turbo = 2x, L=91Mhz */
  174. /* valid baudrates */
  175. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  176. #define CFG_MMC_BASE 0xF0000000
  177. /*
  178. * Stack sizes
  179. *
  180. * The stack sizes are set up in start.S using the settings below
  181. */
  182. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  183. #ifdef CONFIG_USE_IRQ
  184. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  185. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  186. #endif
  187. /*
  188. * Physical Memory Map
  189. */
  190. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  191. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  192. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  193. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  194. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  195. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  196. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  197. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  198. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  199. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  200. #define CFG_DRAM_BASE 0xa0000000
  201. #define CFG_DRAM_SIZE 0x04000000
  202. #define CFG_FLASH_BASE PHYS_FLASH_1
  203. /*
  204. * GPIO settings
  205. */
  206. #define CFG_GPSR0_VAL 0x00018004
  207. #define CFG_GPSR1_VAL 0x004F0080
  208. #define CFG_GPSR2_VAL 0x13EFC000
  209. #define CFG_GPSR3_VAL 0x0006E032
  210. #define CFG_GPCR0_VAL 0x084AFE1A
  211. #define CFG_GPCR1_VAL 0x003003F2
  212. #define CFG_GPCR2_VAL 0x0C014000
  213. #define CFG_GPCR3_VAL 0x00000C00
  214. #define CFG_GPDR0_VAL 0xCBC3BFFC
  215. #define CFG_GPDR1_VAL 0x00FFABF3
  216. #define CFG_GPDR2_VAL 0x1EEFFC00
  217. #define CFG_GPDR3_VAL 0x0187EC32
  218. #define CFG_GAFR0_L_VAL 0x84400000
  219. #define CFG_GAFR0_U_VAL 0xA51A8010
  220. #define CFG_GAFR1_L_VAL 0x699A955A
  221. #define CFG_GAFR1_U_VAL 0x0005A0AA
  222. #define CFG_GAFR2_L_VAL 0x40000000
  223. #define CFG_GAFR2_U_VAL 0x0109A400
  224. #define CFG_GAFR3_L_VAL 0x54000000
  225. #define CFG_GAFR3_U_VAL 0x00001409
  226. #define CFG_PSSR_VAL 0x20
  227. /*
  228. * Clock settings
  229. */
  230. #define CFG_CKEN 0x00400200
  231. #define CFG_CCCR 0x02000290 /* 520Mhz */
  232. /* #define CFG_CCCR 0x02000210 416 Mhz */
  233. /*
  234. * Memory settings
  235. */
  236. #define CFG_MSC0_VAL 0x23F2B3DB
  237. #define CFG_MSC1_VAL 0x0000CCD1
  238. #define CFG_MSC2_VAL 0x0000B884
  239. #define CFG_MDCNFG_VAL 0x08000AC8
  240. #define CFG_MDREFR_VAL 0x0000001E
  241. #define CFG_MDMRS_VAL 0x00000000
  242. #define CFG_FLYCNFG_VAL 0x00010001
  243. #define CFG_SXCNFG_VAL 0x40044004
  244. /*
  245. * PCMCIA and CF Interfaces
  246. */
  247. #define CFG_MECR_VAL 0x00000002
  248. #define CFG_MCMEM0_VAL 0x00004204
  249. #define CFG_MCMEM1_VAL 0x00000000
  250. #define CFG_MCATT0_VAL 0x00010504
  251. #define CFG_MCATT1_VAL 0x00000000
  252. #define CFG_MCIO0_VAL 0x00008407
  253. #define CFG_MCIO1_VAL 0x00000000
  254. #define CONFIG_PXA_PCMCIA 1
  255. #define CONFIG_PXA_IDE 1
  256. #define CONFIG_PCMCIA_SLOT_A 1
  257. /* just to keep build system happy */
  258. #define CFG_PCMCIA_MEM_ADDR 0x28000000
  259. #define CFG_PCMCIA_MEM_SIZE 0x04000000
  260. #define CFG_IDE_MAXBUS 1
  261. /* max. 1 IDE bus */
  262. #define CFG_IDE_MAXDEVICE 1
  263. /* max. 1 drive per IDE bus */
  264. #define CFG_ATA_IDE0_OFFSET 0x0000
  265. #define CFG_ATA_BASE_ADDR 0x20000000
  266. /* Offset for data I/O */
  267. #define CFG_ATA_DATA_OFFSET 0x1f0
  268. /* Offset for normal register accesses */
  269. #define CFG_ATA_REG_OFFSET 0x1f0
  270. /* Offset for alternate registers */
  271. #define CFG_ATA_ALT_OFFSET 0x3f0
  272. /*
  273. * FLASH and environment organization
  274. */
  275. #define CFG_FLASH_CFI
  276. #define CFG_FLASH_CFI_DRIVER 1
  277. #define CFG_MONITOR_BASE 0
  278. #define CFG_MONITOR_LEN 0x20000
  279. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  280. #define CFG_MAX_FLASH_SECT 4 + 255 /* max number of sectors on one chip */
  281. /* timeout values are in ticks */
  282. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  283. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  284. /* write flash less slowly */
  285. #define CFG_FLASH_USE_BUFFER_WRITE 1
  286. /* Flash environment locations */
  287. #define CFG_ENV_IS_IN_FLASH 1
  288. #define CFG_ENV_ADDR (PHYS_FLASH_1 + CFG_MONITOR_LEN) /* Addr of Environment Sector */
  289. #define CFG_ENV_SIZE 0x20000 /* Total Size of Environment */
  290. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  291. #endif /* __CONFIG_H */