mpc85xx.h 824 B

1234567891011121314151617181920212223242526272829
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. * Copyright(c) 2003 Motorola Inc.
  4. */
  5. #ifndef __MPC85xx_H__
  6. #define __MPC85xx_H__
  7. /* define for common ppc_asm.tmpl */
  8. #define EXC_OFF_SYS_RESET 0x100 /* System reset */
  9. #define _START_OFFSET 0
  10. #if defined(CONFIG_E500)
  11. #include <e500.h>
  12. #endif
  13. /*
  14. * SCCR - System Clock Control Register, 9-8
  15. */
  16. #define SCCR_CLPD 0x00000004 /* CPM Low Power Disable */
  17. #define SCCR_DFBRG_MSK 0x00000003 /* Division by BRGCLK Mask */
  18. #define SCCR_DFBRG_SHIFT 0
  19. #define SCCR_DFBRG00 0x00000000 /* BRGCLK division by 4 */
  20. #define SCCR_DFBRG01 0x00000001 /* BRGCLK div by 16 (normal) */
  21. #define SCCR_DFBRG10 0x00000002 /* BRGCLK division by 64 */
  22. #define SCCR_DFBRG11 0x00000003 /* BRGCLK division by 256 */
  23. #endif /* __MPC85xx_H__ */