nand.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Info:
  13. * Contains standard defines and IDs for NAND flash devices
  14. *
  15. * Changelog:
  16. * See git changelog.
  17. */
  18. #ifndef __LINUX_MTD_NAND_H
  19. #define __LINUX_MTD_NAND_H
  20. /* XXX U-BOOT XXX */
  21. #if 0
  22. #include <linux/wait.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/mtd/mtd.h>
  25. #endif
  26. #include "config.h"
  27. #include "linux/mtd/compat.h"
  28. #include "linux/mtd/mtd.h"
  29. #include "linux/mtd/bbm.h"
  30. struct mtd_info;
  31. /* Scan and identify a NAND device */
  32. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  33. /* Separate phases of nand_scan(), allowing board driver to intervene
  34. * and override command or ECC setup according to flash type */
  35. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
  36. extern int nand_scan_tail(struct mtd_info *mtd);
  37. /* Free resources held by the NAND device */
  38. extern void nand_release (struct mtd_info *mtd);
  39. /* Internal helper for board drivers which need to override command function */
  40. extern void nand_wait_ready(struct mtd_info *mtd);
  41. /* This constant declares the max. oobsize / page, which
  42. * is supported now. If you add a chip with bigger oobsize/page
  43. * adjust this accordingly.
  44. */
  45. #define NAND_MAX_OOBSIZE 218
  46. #define NAND_MAX_PAGESIZE 4096
  47. /*
  48. * Constants for hardware specific CLE/ALE/NCE function
  49. *
  50. * These are bits which can be or'ed to set/clear multiple
  51. * bits in one go.
  52. */
  53. /* Select the chip by setting nCE to low */
  54. #define NAND_NCE 0x01
  55. /* Select the command latch by setting CLE to high */
  56. #define NAND_CLE 0x02
  57. /* Select the address latch by setting ALE to high */
  58. #define NAND_ALE 0x04
  59. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  60. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  61. #define NAND_CTRL_CHANGE 0x80
  62. /*
  63. * Standard NAND flash commands
  64. */
  65. #define NAND_CMD_READ0 0
  66. #define NAND_CMD_READ1 1
  67. #define NAND_CMD_RNDOUT 5
  68. #define NAND_CMD_PAGEPROG 0x10
  69. #define NAND_CMD_READOOB 0x50
  70. #define NAND_CMD_ERASE1 0x60
  71. #define NAND_CMD_STATUS 0x70
  72. #define NAND_CMD_STATUS_MULTI 0x71
  73. #define NAND_CMD_SEQIN 0x80
  74. #define NAND_CMD_RNDIN 0x85
  75. #define NAND_CMD_READID 0x90
  76. #define NAND_CMD_ERASE2 0xd0
  77. #define NAND_CMD_RESET 0xff
  78. /* Extended commands for large page devices */
  79. #define NAND_CMD_READSTART 0x30
  80. #define NAND_CMD_RNDOUTSTART 0xE0
  81. #define NAND_CMD_CACHEDPROG 0x15
  82. /* Extended commands for AG-AND device */
  83. /*
  84. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  85. * there is no way to distinguish that from NAND_CMD_READ0
  86. * until the remaining sequence of commands has been completed
  87. * so add a high order bit and mask it off in the command.
  88. */
  89. #define NAND_CMD_DEPLETE1 0x100
  90. #define NAND_CMD_DEPLETE2 0x38
  91. #define NAND_CMD_STATUS_MULTI 0x71
  92. #define NAND_CMD_STATUS_ERROR 0x72
  93. /* multi-bank error status (banks 0-3) */
  94. #define NAND_CMD_STATUS_ERROR0 0x73
  95. #define NAND_CMD_STATUS_ERROR1 0x74
  96. #define NAND_CMD_STATUS_ERROR2 0x75
  97. #define NAND_CMD_STATUS_ERROR3 0x76
  98. #define NAND_CMD_STATUS_RESET 0x7f
  99. #define NAND_CMD_STATUS_CLEAR 0xff
  100. #define NAND_CMD_NONE -1
  101. /* Status bits */
  102. #define NAND_STATUS_FAIL 0x01
  103. #define NAND_STATUS_FAIL_N1 0x02
  104. #define NAND_STATUS_TRUE_READY 0x20
  105. #define NAND_STATUS_READY 0x40
  106. #define NAND_STATUS_WP 0x80
  107. /*
  108. * Constants for ECC_MODES
  109. */
  110. typedef enum {
  111. NAND_ECC_NONE,
  112. NAND_ECC_SOFT,
  113. NAND_ECC_HW,
  114. NAND_ECC_HW_SYNDROME,
  115. NAND_ECC_HW_OOB_FIRST,
  116. } nand_ecc_modes_t;
  117. /*
  118. * Constants for Hardware ECC
  119. */
  120. /* Reset Hardware ECC for read */
  121. #define NAND_ECC_READ 0
  122. /* Reset Hardware ECC for write */
  123. #define NAND_ECC_WRITE 1
  124. /* Enable Hardware ECC before syndrom is read back from flash */
  125. #define NAND_ECC_READSYN 2
  126. /* Bit mask for flags passed to do_nand_read_ecc */
  127. #define NAND_GET_DEVICE 0x80
  128. /* Option constants for bizarre disfunctionality and real
  129. * features
  130. */
  131. /* Chip can not auto increment pages */
  132. #define NAND_NO_AUTOINCR 0x00000001
  133. /* Buswitdh is 16 bit */
  134. #define NAND_BUSWIDTH_16 0x00000002
  135. /* Device supports partial programming without padding */
  136. #define NAND_NO_PADDING 0x00000004
  137. /* Chip has cache program function */
  138. #define NAND_CACHEPRG 0x00000008
  139. /* Chip has copy back function */
  140. #define NAND_COPYBACK 0x00000010
  141. /* AND Chip which has 4 banks and a confusing page / block
  142. * assignment. See Renesas datasheet for further information */
  143. #define NAND_IS_AND 0x00000020
  144. /* Chip has a array of 4 pages which can be read without
  145. * additional ready /busy waits */
  146. #define NAND_4PAGE_ARRAY 0x00000040
  147. /* Chip requires that BBT is periodically rewritten to prevent
  148. * bits from adjacent blocks from 'leaking' in altering data.
  149. * This happens with the Renesas AG-AND chips, possibly others. */
  150. #define BBT_AUTO_REFRESH 0x00000080
  151. /* Chip does not require ready check on read. True
  152. * for all large page devices, as they do not support
  153. * autoincrement.*/
  154. #define NAND_NO_READRDY 0x00000100
  155. /* Chip does not allow subpage writes */
  156. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  157. /* Options valid for Samsung large page devices */
  158. #define NAND_SAMSUNG_LP_OPTIONS \
  159. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  160. /* Macros to identify the above */
  161. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  162. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  163. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  164. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  165. /* Large page NAND with SOFT_ECC should support subpage reads */
  166. #define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
  167. && (chip->page_shift > 9))
  168. /* Mask to zero out the chip options, which come from the id table */
  169. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  170. /* Non chip related options */
  171. /* Use a flash based bad block table. This option is passed to the
  172. * default bad block table function. */
  173. #define NAND_USE_FLASH_BBT 0x00010000
  174. /* This option skips the bbt scan during initialization. */
  175. #define NAND_SKIP_BBTSCAN 0x00020000
  176. /* This option is defined if the board driver allocates its own buffers
  177. (e.g. because it needs them DMA-coherent */
  178. #define NAND_OWN_BUFFERS 0x00040000
  179. /* Options set by nand scan */
  180. /* bbt has already been read */
  181. #define NAND_BBT_SCANNED 0x40000000
  182. /* Nand scan has allocated controller struct */
  183. #define NAND_CONTROLLER_ALLOC 0x80000000
  184. /* Cell info constants */
  185. #define NAND_CI_CHIPNR_MSK 0x03
  186. #define NAND_CI_CELLTYPE_MSK 0x0C
  187. /* Keep gcc happy */
  188. struct nand_chip;
  189. /**
  190. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  191. * @lock: protection lock
  192. * @active: the mtd device which holds the controller currently
  193. * @wq: wait queue to sleep on if a NAND operation is in progress
  194. * used instead of the per chip wait queue when a hw controller is available
  195. */
  196. struct nand_hw_control {
  197. /* XXX U-BOOT XXX */
  198. #if 0
  199. spinlock_t lock;
  200. wait_queue_head_t wq;
  201. #endif
  202. struct nand_chip *active;
  203. };
  204. /**
  205. * struct nand_ecc_ctrl - Control structure for ecc
  206. * @mode: ecc mode
  207. * @steps: number of ecc steps per page
  208. * @size: data bytes per ecc step
  209. * @bytes: ecc bytes per step
  210. * @total: total number of ecc bytes per page
  211. * @prepad: padding information for syndrome based ecc generators
  212. * @postpad: padding information for syndrome based ecc generators
  213. * @layout: ECC layout control struct pointer
  214. * @hwctl: function to control hardware ecc generator. Must only
  215. * be provided if an hardware ECC is available
  216. * @calculate: function for ecc calculation or readback from ecc hardware
  217. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  218. * @read_page_raw: function to read a raw page without ECC
  219. * @write_page_raw: function to write a raw page without ECC
  220. * @read_page: function to read a page according to the ecc generator requirements
  221. * @write_page: function to write a page according to the ecc generator requirements
  222. * @read_oob: function to read chip OOB data
  223. * @write_oob: function to write chip OOB data
  224. */
  225. struct nand_ecc_ctrl {
  226. nand_ecc_modes_t mode;
  227. int steps;
  228. int size;
  229. int bytes;
  230. int total;
  231. int prepad;
  232. int postpad;
  233. struct nand_ecclayout *layout;
  234. void (*hwctl)(struct mtd_info *mtd, int mode);
  235. int (*calculate)(struct mtd_info *mtd,
  236. const uint8_t *dat,
  237. uint8_t *ecc_code);
  238. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  239. uint8_t *read_ecc,
  240. uint8_t *calc_ecc);
  241. int (*read_page_raw)(struct mtd_info *mtd,
  242. struct nand_chip *chip,
  243. uint8_t *buf, int page);
  244. void (*write_page_raw)(struct mtd_info *mtd,
  245. struct nand_chip *chip,
  246. const uint8_t *buf);
  247. int (*read_page)(struct mtd_info *mtd,
  248. struct nand_chip *chip,
  249. uint8_t *buf, int page);
  250. int (*read_subpage)(struct mtd_info *mtd,
  251. struct nand_chip *chip,
  252. uint32_t offs, uint32_t len,
  253. uint8_t *buf);
  254. void (*write_page)(struct mtd_info *mtd,
  255. struct nand_chip *chip,
  256. const uint8_t *buf);
  257. int (*read_oob)(struct mtd_info *mtd,
  258. struct nand_chip *chip,
  259. int page,
  260. int sndcmd);
  261. int (*write_oob)(struct mtd_info *mtd,
  262. struct nand_chip *chip,
  263. int page);
  264. };
  265. /**
  266. * struct nand_buffers - buffer structure for read/write
  267. * @ecccalc: buffer for calculated ecc
  268. * @ecccode: buffer for ecc read from flash
  269. * @databuf: buffer for data - dynamically sized
  270. *
  271. * Do not change the order of buffers. databuf and oobrbuf must be in
  272. * consecutive order.
  273. */
  274. struct nand_buffers {
  275. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  276. uint8_t ecccode[NAND_MAX_OOBSIZE];
  277. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  278. };
  279. /**
  280. * struct nand_chip - NAND Private Flash Chip Data
  281. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  282. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  283. * @read_byte: [REPLACEABLE] read one byte from the chip
  284. * @read_word: [REPLACEABLE] read one word from the chip
  285. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  286. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  287. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  288. * @select_chip: [REPLACEABLE] select chip nr
  289. * @block_bad: [REPLACEABLE] check, if the block is bad
  290. * @block_markbad: [REPLACEABLE] mark the block bad
  291. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  292. * ALE/CLE/nCE. Also used to write command and address
  293. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  294. * If set to NULL no access to ready/busy is available and the ready/busy information
  295. * is read from the chip status register
  296. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  297. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  298. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  299. * @buffers: buffer structure for read/write
  300. * @hwcontrol: platform-specific hardware control structure
  301. * @ops: oob operation operands
  302. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  303. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  304. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  305. * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
  306. * @state: [INTERN] the current state of the NAND device
  307. * @oob_poi: poison value buffer
  308. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  309. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  310. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  311. * @chip_shift: [INTERN] number of address bits in one chip
  312. * @datbuf: [INTERN] internal buffer for one page + oob
  313. * @oobbuf: [INTERN] oob buffer for one eraseblock
  314. * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
  315. * @data_poi: [INTERN] pointer to a data buffer
  316. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  317. * special functionality. See the defines for further explanation
  318. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  319. * @cellinfo: [INTERN] MLC/multichip data from chip ident
  320. * @numchips: [INTERN] number of physical chips
  321. * @chipsize: [INTERN] the size of one chip for multichip arrays
  322. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  323. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  324. * @subpagesize: [INTERN] holds the subpagesize
  325. * @ecclayout: [REPLACEABLE] the default ecc placement scheme
  326. * @bbt: [INTERN] bad block table pointer
  327. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  328. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  329. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  330. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  331. * which is shared among multiple independend devices
  332. * @priv: [OPTIONAL] pointer to private chip date
  333. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  334. * (determine if errors are correctable)
  335. * @write_page: [REPLACEABLE] High-level page write function
  336. */
  337. struct nand_chip {
  338. void __iomem *IO_ADDR_R;
  339. void __iomem *IO_ADDR_W;
  340. uint8_t (*read_byte)(struct mtd_info *mtd);
  341. u16 (*read_word)(struct mtd_info *mtd);
  342. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  343. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  344. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  345. void (*select_chip)(struct mtd_info *mtd, int chip);
  346. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  347. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  348. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  349. unsigned int ctrl);
  350. int (*dev_ready)(struct mtd_info *mtd);
  351. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  352. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  353. void (*erase_cmd)(struct mtd_info *mtd, int page);
  354. int (*scan_bbt)(struct mtd_info *mtd);
  355. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  356. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  357. const uint8_t *buf, int page, int cached, int raw);
  358. int chip_delay;
  359. unsigned int options;
  360. int page_shift;
  361. int phys_erase_shift;
  362. int bbt_erase_shift;
  363. int chip_shift;
  364. int numchips;
  365. uint64_t chipsize;
  366. int pagemask;
  367. int pagebuf;
  368. int subpagesize;
  369. uint8_t cellinfo;
  370. int badblockpos;
  371. int state;
  372. uint8_t *oob_poi;
  373. struct nand_hw_control *controller;
  374. struct nand_ecclayout *ecclayout;
  375. struct nand_ecc_ctrl ecc;
  376. struct nand_buffers *buffers;
  377. struct nand_hw_control hwcontrol;
  378. struct mtd_oob_ops ops;
  379. uint8_t *bbt;
  380. struct nand_bbt_descr *bbt_td;
  381. struct nand_bbt_descr *bbt_md;
  382. struct nand_bbt_descr *badblock_pattern;
  383. void *priv;
  384. };
  385. /*
  386. * NAND Flash Manufacturer ID Codes
  387. */
  388. #define NAND_MFR_TOSHIBA 0x98
  389. #define NAND_MFR_SAMSUNG 0xec
  390. #define NAND_MFR_FUJITSU 0x04
  391. #define NAND_MFR_NATIONAL 0x8f
  392. #define NAND_MFR_RENESAS 0x07
  393. #define NAND_MFR_STMICRO 0x20
  394. #define NAND_MFR_HYNIX 0xad
  395. #define NAND_MFR_MICRON 0x2c
  396. #define NAND_MFR_AMD 0x01
  397. /**
  398. * struct nand_flash_dev - NAND Flash Device ID Structure
  399. * @name: Identify the device type
  400. * @id: device ID code
  401. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  402. * If the pagesize is 0, then the real pagesize
  403. * and the eraseize are determined from the
  404. * extended id bytes in the chip
  405. * @erasesize: Size of an erase block in the flash device.
  406. * @chipsize: Total chipsize in Mega Bytes
  407. * @options: Bitfield to store chip relevant options
  408. */
  409. struct nand_flash_dev {
  410. char *name;
  411. int id;
  412. unsigned long pagesize;
  413. unsigned long chipsize;
  414. unsigned long erasesize;
  415. unsigned long options;
  416. };
  417. /**
  418. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  419. * @name: Manufacturer name
  420. * @id: manufacturer ID code of device.
  421. */
  422. struct nand_manufacturers {
  423. int id;
  424. char * name;
  425. };
  426. extern struct nand_flash_dev nand_flash_ids[];
  427. extern struct nand_manufacturers nand_manuf_ids[];
  428. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  429. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  430. extern int nand_default_bbt(struct mtd_info *mtd);
  431. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  432. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  433. int allowbbt);
  434. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  435. size_t * retlen, uint8_t * buf);
  436. /*
  437. * Constants for oob configuration
  438. */
  439. #define NAND_SMALL_BADBLOCK_POS 5
  440. #define NAND_LARGE_BADBLOCK_POS 0
  441. /**
  442. * struct platform_nand_chip - chip level device structure
  443. * @nr_chips: max. number of chips to scan for
  444. * @chip_offset: chip number offset
  445. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  446. * @partitions: mtd partition list
  447. * @chip_delay: R/B delay value in us
  448. * @options: Option flags, e.g. 16bit buswidth
  449. * @ecclayout: ecc layout info structure
  450. * @part_probe_types: NULL-terminated array of probe types
  451. * @priv: hardware controller specific settings
  452. */
  453. struct platform_nand_chip {
  454. int nr_chips;
  455. int chip_offset;
  456. int nr_partitions;
  457. struct mtd_partition *partitions;
  458. struct nand_ecclayout *ecclayout;
  459. int chip_delay;
  460. unsigned int options;
  461. const char **part_probe_types;
  462. void *priv;
  463. };
  464. /**
  465. * struct platform_nand_ctrl - controller level device structure
  466. * @hwcontrol: platform specific hardware control structure
  467. * @dev_ready: platform specific function to read ready/busy pin
  468. * @select_chip: platform specific chip select function
  469. * @cmd_ctrl: platform specific function for controlling
  470. * ALE/CLE/nCE. Also used to write command and address
  471. * @priv: private data to transport driver specific settings
  472. *
  473. * All fields are optional and depend on the hardware driver requirements
  474. */
  475. struct platform_nand_ctrl {
  476. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  477. int (*dev_ready)(struct mtd_info *mtd);
  478. void (*select_chip)(struct mtd_info *mtd, int chip);
  479. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  480. unsigned int ctrl);
  481. void *priv;
  482. };
  483. /**
  484. * struct platform_nand_data - container structure for platform-specific data
  485. * @chip: chip level chip structure
  486. * @ctrl: controller level device structure
  487. */
  488. struct platform_nand_data {
  489. struct platform_nand_chip chip;
  490. struct platform_nand_ctrl ctrl;
  491. };
  492. /* Some helpers to access the data structures */
  493. static inline
  494. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  495. {
  496. struct nand_chip *chip = mtd->priv;
  497. return chip->priv;
  498. }
  499. #endif /* __LINUX_MTD_NAND_H */