vision2.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  5. *
  6. * Configuration settings for the MX51-3Stack Freescale board.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #include <asm/arch/imx-regs.h>
  26. #define CONFIG_MX51 /* in a mx51 */
  27. #define CONFIG_L2_OFF
  28. #define CONFIG_MX51_HCLK_FREQ 24000000
  29. #define CONFIG_MX51_CLK32 32768
  30. #define CONFIG_DISPLAY_CPUINFO
  31. #define CONFIG_DISPLAY_BOARDINFO
  32. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  33. #define CONFIG_REVISION_TAG
  34. #define CONFIG_SETUP_MEMORY_TAGS
  35. #define CONFIG_INITRD_TAG
  36. #define BOARD_LATE_INIT
  37. /*
  38. * Size of malloc() pool
  39. */
  40. #define CONFIG_SYS_MALLOC_LEN (2048 * 1024)
  41. /* size in bytes reserved for initial data */
  42. #define CONFIG_SYS_GBL_DATA_SIZE 128
  43. /*
  44. * Hardware drivers
  45. */
  46. #define CONFIG_MXC_UART
  47. #define CONFIG_SYS_MX51_UART3
  48. #define CONFIG_MXC_GPIO
  49. #define CONFIG_MXC_SPI
  50. #define CONFIG_HW_WATCHDOG
  51. /*
  52. * SPI Configs
  53. * */
  54. #define CONFIG_FSL_SF
  55. #define CONFIG_CMD_SF
  56. #define CONFIG_SPI_FLASH
  57. #define CONFIG_SPI_FLASH_STMICRO
  58. /*
  59. * Use gpio 4 pin 25 as chip select for SPI flash
  60. * This corresponds to gpio 121
  61. */
  62. #define CONFIG_SPI_FLASH_CS (1 | (121 << 8))
  63. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  64. #define CONFIG_SF_DEFAULT_SPEED 25000000
  65. #define CONFIG_ENV_SPI_CS (1 | (121 << 8))
  66. #define CONFIG_ENV_SPI_BUS 0
  67. #define CONFIG_ENV_SPI_MAX_HZ 25000000
  68. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  69. #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
  70. #define CONFIG_ENV_SECT_SIZE (1 * 64 * 1024)
  71. #define CONFIG_ENV_SIZE (4 * 1024)
  72. #define CONFIG_FSL_ENV_IN_SF
  73. #define CONFIG_ENV_IS_IN_SPI_FLASH
  74. /* PMIC Controller */
  75. #define CONFIG_FSL_PMIC
  76. #define CONFIG_FSL_PMIC_BUS 0
  77. #define CONFIG_FSL_PMIC_CS 0
  78. #define CONFIG_FSL_PMIC_CLK 2500000
  79. #define CONFIG_FSL_PMIC_MODE SPI_MODE_0
  80. #define CONFIG_RTC_MC13783
  81. /*
  82. * MMC Configs
  83. */
  84. #define CONFIG_FSL_ESDHC
  85. #ifdef CONFIG_FSL_ESDHC
  86. #define CONFIG_SYS_FSL_ESDHC_ADDR (0x70004000)
  87. #define CONFIG_SYS_FSL_ESDHC_NUM 1
  88. #define CONFIG_MMC
  89. #define CONFIG_CMD_MMC
  90. #define CONFIG_GENERIC_MMC
  91. #define CONFIG_CMD_FAT
  92. #define CONFIG_DOS_PARTITION
  93. #endif
  94. #define CONFIG_CMD_DATE
  95. /*
  96. * Eth Configs
  97. */
  98. #define CONFIG_HAS_ETH1
  99. #define CONFIG_NET_MULTI
  100. #define CONFIG_MII
  101. #define CONFIG_DISCOVER_PHY
  102. #define CONFIG_FEC_MXC
  103. #define IMX_FEC_BASE FEC_BASE_ADDR
  104. #define CONFIG_FEC_MXC_PHYADDR 0x1F
  105. #define CONFIG_CMD_PING
  106. #define CONFIG_CMD_MII
  107. #define CONFIG_CMD_NET
  108. /* allow to overwrite serial and ethaddr */
  109. #define CONFIG_ENV_OVERWRITE
  110. #define CONFIG_CONS_INDEX 3
  111. #define CONFIG_BAUDRATE 115200
  112. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  113. /***********************************************************
  114. * Command definition
  115. ***********************************************************/
  116. #include <config_cmd_default.h>
  117. #define CONFIG_CMD_SPI
  118. #undef CONFIG_CMD_IMLS
  119. #define CONFIG_BOOTDELAY 3
  120. #define CONFIG_LOADADDR 0x90800000 /* loadaddr env var */
  121. #define CONFIG_EXTRA_ENV_SETTINGS \
  122. "netdev=eth0\0" \
  123. "loadaddr=0x90800000\0"
  124. /*
  125. * Miscellaneous configurable options
  126. */
  127. #define CONFIG_SYS_LONGHELP
  128. #define CONFIG_SYS_PROMPT "Vision II U-boot > "
  129. #define CONFIG_AUTO_COMPLETE
  130. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  131. /* Print Buffer Size */
  132. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  133. sizeof(CONFIG_SYS_PROMPT) + 16)
  134. #define CONFIG_SYS_MAXARGS 64 /* max number of command args */
  135. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  136. #define CONFIG_SYS_MEMTEST_START 0x90000000
  137. #define CONFIG_SYS_MEMTEST_END 0x10000
  138. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  139. #define CONFIG_SYS_HZ 1000
  140. #define CONFIG_CMDLINE_EDITING
  141. #define CONFIG_SYS_HUSH_PARSER
  142. #define CONFIG_SYS_PROMPT_HUSH_PS2 "Vision II U-boot > "
  143. /*
  144. * Stack sizes
  145. */
  146. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  147. /*
  148. * Physical Memory Map
  149. */
  150. #define CONFIG_NR_DRAM_BANKS 2
  151. #define PHYS_SDRAM_1 CSD0_BASE_ADDR
  152. #define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
  153. #define PHYS_SDRAM_2 CSD1_BASE_ADDR
  154. #define PHYS_SDRAM_2_SIZE (256 * 1024 * 1024)
  155. #define CONFIG_SYS_SDRAM_BASE 0x90000000
  156. #define CONFIG_SYS_INIT_RAM_ADDR 0x1FFE8000
  157. #ifndef CONFIG_SYS_ARM_WITHOUT_RELOC
  158. #define CONFIG_SYS_INIT_RAM_END (64 * 1024)
  159. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  160. CONFIG_SYS_GBL_DATA_SIZE)
  161. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  162. CONFIG_SYS_GBL_DATA_OFFSET)
  163. #undef CONFIG_SKIP_RELOCATE_UBOOT
  164. #else
  165. #define CONFIG_SKIP_RELOCATE_UBOOT
  166. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + 0x2000)
  167. #endif
  168. #define CONFIG_BOARD_EARLY_INIT_F
  169. /* 166 MHz DDR RAM */
  170. #define CONFIG_SYS_DDR_CLKSEL 0
  171. #define CONFIG_SYS_CLKTL_CBCDR 0x19239100
  172. #define CONFIG_SYS_NO_FLASH
  173. #endif /* __CONFIG_H */