v37.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_V37 1 /* ...on a Marel V37 board */
  34. #define CONFIG_SYS_TEXT_BASE 0x40000000
  35. #define CONFIG_LCD
  36. #define CONFIG_SHARP_LQ084V1DG21
  37. #undef CONFIG_LCD_LOGO
  38. /*-----------------------------------------------------------------------------
  39. * I2C Configuration
  40. *-----------------------------------------------------------------------------
  41. */
  42. #define CONFIG_I2C 1
  43. #define CONFIG_SYS_I2C_SLAVE 0x2
  44. #define CONFIG_8xx_CONS_SMC1 1
  45. #undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
  46. #undef CONFIG_8xx_CONS_NONE
  47. #define CONFIG_BAUDRATE 9600 /* console baudrate = 115kbps */
  48. #if 0
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  52. #endif
  53. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  54. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  55. #undef CONFIG_BOOTARGS
  56. #define CONFIG_BOOTCOMMAND \
  57. "tftpboot; " \
  58. "setenv bootargs console=tty0 " \
  59. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  60. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  61. "bootm"
  62. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  63. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
  66. /*
  67. * BOOTP options
  68. */
  69. #define CONFIG_BOOTP_SUBNETMASK
  70. #define CONFIG_BOOTP_GATEWAY
  71. #define CONFIG_BOOTP_HOSTNAME
  72. #define CONFIG_BOOTP_BOOTPATH
  73. #define CONFIG_BOOTP_BOOTFILESIZE
  74. #define CONFIG_MAC_PARTITION
  75. #define CONFIG_DOS_PARTITION
  76. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  77. /*
  78. * Command line configuration.
  79. */
  80. #include <config_cmd_default.h>
  81. #define CONFIG_CMD_JFFS2
  82. #define CONFIG_CMD_DATE
  83. /*
  84. * JFFS2 partitions
  85. *
  86. */
  87. /* No command line, one static partition, whole device */
  88. #undef CONFIG_CMD_MTDPARTS
  89. #define CONFIG_JFFS2_DEV "nor1"
  90. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  91. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  92. /* mtdparts command line support */
  93. /* Note: fake mtd_id used, no linux mtd map file */
  94. /*
  95. #define CONFIG_CMD_MTDPARTS
  96. #define MTDIDS_DEFAULT "nor1=v37-1"
  97. #define MTDPARTS_DEFAULT "mtdparts=v37-1:-(jffs2)"
  98. */
  99. /*
  100. * Miscellaneous configurable options
  101. */
  102. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  103. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  104. #if defined(CONFIG_CMD_KGDB)
  105. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  106. #else
  107. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  108. #endif
  109. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  110. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  111. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  112. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  113. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  114. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  115. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  116. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  117. /*
  118. * Low Level Configuration Settings
  119. * (address mappings, register initial values, etc.)
  120. * You should know what you are doing if you make changes here.
  121. */
  122. /*-----------------------------------------------------------------------
  123. * Internal Memory Mapped Register
  124. */
  125. #define CONFIG_SYS_IMMR 0xF0000000
  126. /*-----------------------------------------------------------------------
  127. * Definitions for initial stack pointer and data area (in DPRAM)
  128. */
  129. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  130. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  131. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  132. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  133. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  134. /*-----------------------------------------------------------------------
  135. * Start addresses for the final memory configuration
  136. * (Set up by the startup code)
  137. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  138. */
  139. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  140. #define CONFIG_SYS_FLASH_BASE0 0x40000000
  141. #define CONFIG_SYS_FLASH_BASE1 0x60000000
  142. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE1
  143. #if defined(DEBUG)
  144. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  145. #else
  146. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  147. #endif
  148. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE0
  149. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  150. /*
  151. * For booting Linux, the board info and command line data
  152. * have to be in the first 8 MB of memory, since this is
  153. * the maximum mapped by the Linux kernel during initialization.
  154. */
  155. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  156. /*-----------------------------------------------------------------------
  157. * FLASH organization
  158. */
  159. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  160. #define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  161. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  162. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  163. #define CONFIG_ENV_IS_IN_NVRAM 1
  164. #define CONFIG_ENV_ADDR 0x80000000/* Address of Environment */
  165. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  166. #define CONFIG_ENV_OFFSET 0
  167. /*-----------------------------------------------------------------------
  168. * Cache Configuration
  169. */
  170. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  171. #if defined(CONFIG_CMD_KGDB)
  172. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  173. #endif
  174. /*-----------------------------------------------------------------------
  175. * SYPCR - System Protection Control 11-9
  176. * SYPCR can only be written once after reset!
  177. *-----------------------------------------------------------------------
  178. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  179. */
  180. #if defined(CONFIG_WATCHDOG)
  181. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  182. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  183. #else
  184. #define CONFIG_SYS_SYPCR 0xFFFFFF88
  185. #endif
  186. /*-----------------------------------------------------------------------
  187. * SIUMCR - SIU Module Configuration 11-6
  188. *-----------------------------------------------------------------------
  189. * PCMCIA config., multi-function pin tri-state
  190. */
  191. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_FRC | SIUMCR_GB5E)
  192. /*-----------------------------------------------------------------------
  193. * TBSCR - Time Base Status and Control 11-26
  194. *-----------------------------------------------------------------------
  195. * Clear Reference Interrupt Status, Timebase freezing enabled
  196. */
  197. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  198. /*-----------------------------------------------------------------------
  199. * RTCSC - Real-Time Clock Status and Control Register 11-27
  200. *-----------------------------------------------------------------------
  201. */
  202. /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  203. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE)
  204. /*-----------------------------------------------------------------------
  205. * PISCR - Periodic Interrupt Status and Control 11-31
  206. *-----------------------------------------------------------------------
  207. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  208. */
  209. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  210. /*
  211. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  212. */
  213. /*-----------------------------------------------------------------------
  214. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  215. *-----------------------------------------------------------------------
  216. * Reset PLL lock status sticky bit, timer expired status bit and timer
  217. * interrupt status bit
  218. *
  219. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  220. */
  221. /* up to 50 MHz we use a 1:1 clock */
  222. #define CONFIG_SYS_PLPRCR ( (1524 << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TMIST | PLPRCR_TEXPS )
  223. /*-----------------------------------------------------------------------
  224. * SCCR - System Clock and reset Control Register 15-27
  225. *-----------------------------------------------------------------------
  226. * Set clock output, timebase and RTC source and divider,
  227. * power management and some other internal clocks
  228. */
  229. #define SCCR_MASK SCCR_EBDF11
  230. /* up to 50 MHz we use a 1:1 clock */
  231. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS)
  232. /*-----------------------------------------------------------------------
  233. * PCMCIA stuff
  234. *-----------------------------------------------------------------------
  235. *
  236. */
  237. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  238. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  239. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  240. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  241. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  242. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  243. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  244. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  245. /*-----------------------------------------------------------------------
  246. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  247. *-----------------------------------------------------------------------
  248. */
  249. #undef CONFIG_IDE_PCCARD /* Use IDE with PC Card Adapter */
  250. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  251. #undef CONFIG_IDE_LED /* LED for ide not supported */
  252. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  253. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  254. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  255. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  256. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  257. /* Offset for data I/O */
  258. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  259. /* Offset for normal register accesses */
  260. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  261. /* Offset for alternate registers */
  262. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  263. /*-----------------------------------------------------------------------
  264. *
  265. *-----------------------------------------------------------------------
  266. *
  267. */
  268. #define CONFIG_SYS_DER 0
  269. /*
  270. * Init Memory Controller:
  271. *
  272. * BR0 and OR0 (FLASH)
  273. */
  274. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  275. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
  276. #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  277. #define CONFIG_SYS_OR_TIMING_FLASH 0xF56
  278. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  279. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V)
  280. #define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  281. #define CONFIG_SYS_BR5_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V)
  282. /*
  283. * BR1 and OR1 (Battery backed SRAM)
  284. */
  285. #define CONFIG_SYS_BR1_PRELIM 0x80000401
  286. #define CONFIG_SYS_OR1_PRELIM 0xFFC00736
  287. /*
  288. * BR2 and OR2 (SDRAM)
  289. */
  290. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  291. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB */
  292. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  293. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  294. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  295. /* Marel V37 mem setting */
  296. #define CONFIG_SYS_BR3_CAN 0xC0000401
  297. #define CONFIG_SYS_OR3_CAN 0xFFFF0724
  298. /*
  299. #define CONFIG_SYS_BR3_PRELIM 0xFA400001
  300. #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910
  301. #define CONFIG_SYS_BR4_PRELIM 0xFA000401
  302. #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970
  303. */
  304. /*
  305. * Memory Periodic Timer Prescaler
  306. */
  307. /* periodic timer for refresh */
  308. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  309. /*
  310. * Refresh clock Prescalar
  311. */
  312. #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV16
  313. /*
  314. * MAMR settings for SDRAM
  315. */
  316. /* 10 column SDRAM */
  317. #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  318. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  319. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  320. #endif /* __CONFIG_H */