pdm360ng.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * (C) Copyright 2009-2010
  3. * Michael Weiß, ifm ecomatic gmbh, michael.weiss@ifm.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * pdm360ng board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_PDM360NG 1
  29. /*
  30. * Memory map for the PDM360NG board:
  31. *
  32. * 0x0000_0000 - 0x1FFF_FFFF DDR RAM (512 MB)
  33. * 0x2000_0000 - 0x3FFF_FFFF reserved (DDR RAM (512 MB)
  34. * 0x5000_0000 - 0x5001_FFFF SRAM (128 KB)
  35. * 0x5004_0000 - 0x5005_FFFF MRAM (CS2) (128 KB)
  36. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  37. * 0xF000_0000 - 0xF7FF_FFFF NOR FLASH (CS0) (128 MB)
  38. * 0xF800_0000 - 0xFFFF_FFFF NOR FLASH (CS1) (128 MB) optional
  39. */
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_E300 1 /* E300 Family */
  44. #define CONFIG_MPC512X 1 /* MPC512X family */
  45. #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
  46. #define CONFIG_SYS_TEXT_BASE 0xF0000000
  47. /* Used for silent command in environment */
  48. #define CONFIG_SYS_DEVICE_NULLDEV
  49. #define CONFIG_SILENT_CONSOLE
  50. /* Video */
  51. #define CONFIG_VIDEO
  52. #if defined(CONFIG_VIDEO)
  53. #define CONFIG_CFB_CONSOLE
  54. #define CONFIG_VGA_AS_SINGLE_DEVICE
  55. #define CONFIG_SPLASH_SCREEN
  56. #define CONFIG_VIDEO_LOGO
  57. #define CONFIG_VIDEO_BMP_RLE8
  58. #define CONFIG_VIDEO_XRES 800
  59. #define CONFIG_VIDEO_YRES 480
  60. #endif
  61. #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
  62. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  63. #define CONFIG_MISC_INIT_R
  64. #define CONFIG_SYS_IMMR 0x80000000
  65. #define CONFIG_SYS_DIU_ADDR ((CONFIG_SYS_IMMR) + 0x2100)
  66. /*
  67. * DDR Setup
  68. */
  69. /* DDR is system memory */
  70. #define CONFIG_SYS_DDR_BASE 0x00000000
  71. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  72. #define CONFIG_SYS_MAX_RAM_SIZE 0x40000000
  73. /* DDR pin mux and slew rate */
  74. #define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000012
  75. /* Manually set all parameters as there's no SPD etc. */
  76. /*
  77. * DDR Controller Configuration for Micron DDR2 SDRAM MT47H128M8-3
  78. *
  79. * SYS_CFG:
  80. * [31:31] MDDRC Soft Reset: Diabled
  81. * [30:30] DRAM CKE pin: Enabled
  82. * [29:29] DRAM CLK: Enabled
  83. * [28:28] Command Mode: Enabled (For initialization only)
  84. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  85. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  86. * [20:19] Read Test: DON'T USE
  87. * [18:18] Self Refresh: Enabled
  88. * [17:17] 16bit Mode: Disabled
  89. * [16:13] Read Delay: 3
  90. * [12:12] Half DQS Delay: Disabled
  91. * [11:11] Quarter DQS Delay: Disabled
  92. * [10:08] Write Delay: 2
  93. * [07:07] Early ODT: Disabled
  94. * [06:06] On DIE Termination: Enabled
  95. * [05:05] FIFO Overflow Clear: DON'T USE here
  96. * [04:04] FIFO Underflow Clear: DON'T USE here
  97. * [03:03] FIFO Overflow Pending: DON'T USE here
  98. * [02:02] FIFO Underlfow Pending: DON'T USE here
  99. * [01:01] FIFO Overlfow Enabled: Enabled
  100. * [00:00] FIFO Underflow Enabled: Enabled
  101. * TIME_CFG0
  102. * [31:16] DRAM Refresh Time: 0 CSB clocks
  103. * [15:8] DRAM Command Time: 0 CSB clocks
  104. * [07:00] DRAM Precharge Time: 0 CSB clocks
  105. * TIME_CFG1
  106. * [31:26] DRAM tRFC:
  107. * [25:21] DRAM tWR1:
  108. * [20:17] DRAM tWRT1:
  109. * [16:11] DRAM tDRR:
  110. * [10:05] DRAM tRC:
  111. * [04:00] DRAM tRAS:
  112. * TIME_CFG2
  113. * [31:28] DRAM tRCD:
  114. * [27:23] DRAM tFAW:
  115. * [22:19] DRAM tRTW1:
  116. * [18:15] DRAM tCCD:
  117. * [14:10] DRAM tRTP:
  118. * [09:05] DRAM tRP:
  119. * [04:00] DRAM tRPA
  120. */
  121. #define CONFIG_SYS_MDDRC_SYS_CFG 0xEA804A40
  122. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x030C3D2E
  123. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
  124. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
  125. /*
  126. * Alternative 1: small RAM (128 MB) configuration
  127. */
  128. #define CONFIG_SYS_MDDRC_SYS_CFG_ALT1 0xE8604A40
  129. #define CONFIG_SYS_MDDRC_TIME_CFG0_ALT1 0x030C3D2E
  130. #define CONFIG_SYS_MDDRC_TIME_CFG1_ALT1 0x3CEC1168
  131. #define CONFIG_SYS_MDDRC_TIME_CFG2_ALT1 0x33310863
  132. #define CONFIG_SYS_MDDRC_SYS_CFG_EN 0xF0000000
  133. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  134. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  135. #define CONFIG_SYS_DDRCMD_EM2 0x01020000 /* EMR2 */
  136. #define CONFIG_SYS_DDRCMD_EM3 0x01030000 /* EMR3 */
  137. /* EMR with 150 ohm ODT todo: verify */
  138. #define CONFIG_SYS_DDRCMD_EN_DLL 0x01010040
  139. #define CONFIG_SYS_DDRCMD_RES_DLL 0x01000100
  140. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  141. #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
  142. /* EMR with 150 ohm ODT todo: verify */
  143. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT 0x010107C0
  144. /* EMR new command with 150 ohm ODT todo: verify */
  145. #define CONFIG_SYS_DDRCMD_OCD_EXIT 0x01010440
  146. /* DDR Priority Manager Configuration */
  147. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  148. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  149. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  150. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  151. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  152. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  153. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  154. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  155. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  156. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  157. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  158. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  159. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  160. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  161. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  162. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  163. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  164. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  165. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  166. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  167. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  168. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  169. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  170. /*
  171. * NOR FLASH on the Local Bus
  172. */
  173. #define CONFIG_SYS_FLASH_CFI /* use Common Flash Interface */
  174. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  175. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  176. #define CONFIG_SYS_FLASH_BASE 0xF0000000 /* start of FLASH-Bank0 */
  177. #define CONFIG_SYS_FLASH_SIZE 0x08000000 /* max size of a Bank */
  178. /* start of FLASH-Bank1 */
  179. #define CONFIG_SYS_FLASH1_BASE (CONFIG_SYS_FLASH_BASE + \
  180. CONFIG_SYS_FLASH_SIZE)
  181. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  182. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  183. #define CONFIG_SYS_FLASH_BANKS_LIST \
  184. {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH1_BASE}
  185. #define CONFIG_SYS_SRAM_BASE 0x50000000
  186. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  187. /* ALE active low, data size 4 bytes */
  188. #define CONFIG_SYS_CS0_CFG 0x05059350
  189. /* ALE active low, data size 4 bytes */
  190. #define CONFIG_SYS_CS1_CFG 0x05059350
  191. #define CONFIG_SYS_MRAM_BASE 0x50040000
  192. #define CONFIG_SYS_MRAM_SIZE 0x00020000
  193. /* ALE active low, data size 4 bytes */
  194. #define CONFIG_SYS_CS2_CFG 0x05059110
  195. /* alt. CS timing for CS0, CS1, CS2 */
  196. #define CONFIG_SYS_CS_ALETIMING 0x00000007
  197. /*
  198. * NAND FLASH
  199. */
  200. #define CONFIG_CMD_NAND /* enable NAND support */
  201. #define CONFIG_NAND_MPC5121_NFC
  202. #define CONFIG_SYS_NAND_BASE 0x40000000
  203. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  204. #define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  205. #define CONFIG_SYS_NAND_SELECT_DEVICE /* driver supports mutipl. chips */
  206. /*
  207. * Configuration parameters for MPC5121 NAND driver
  208. */
  209. #define CONFIG_FSL_NFC_WIDTH 1
  210. #define CONFIG_FSL_NFC_WRITE_SIZE 2048
  211. #define CONFIG_FSL_NFC_SPARE_SIZE 64
  212. #define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  213. /*
  214. * Dynamic MTD partition support
  215. */
  216. #define CONFIG_CMD_MTDPARTS
  217. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  218. #define CONFIG_FLASH_CFI_MTD
  219. #define MTDIDS_DEFAULT "nor0=f0000000.flash,nor1=f8000000.flash," \
  220. "nand0=MPC5121 NAND"
  221. /*
  222. * Flash layout
  223. */
  224. #define MTDPARTS_DEFAULT "mtdparts=f0000000.flash:512k(u-boot)," \
  225. "256k(environment1)," \
  226. "256k(environment2)," \
  227. "256k(splash-factory)," \
  228. "2m(FIT: recovery)," \
  229. "4608k(fs-recovery)," \
  230. "256k(splash-customer),"\
  231. "5m(FIT: kernel+dtb)," \
  232. "64m(rootfs squash)ro," \
  233. "51m(userfs ubi);" \
  234. "f8000000.flash:-(unused);" \
  235. "MPC5121 NAND:1024m(extended-userfs)"
  236. /*
  237. * Override partitions in device tree using info
  238. * in "mtdparts" environment variable
  239. */
  240. #ifdef CONFIG_CMD_MTDPARTS
  241. #define CONFIG_FDT_FIXUP_PARTITIONS
  242. #endif
  243. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of monitor */
  244. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* 512 kB for monitor */
  245. #ifdef CONFIG_FSL_DIU_FB
  246. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* for malloc */
  247. #else
  248. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  249. #endif
  250. /*
  251. * Serial Port
  252. */
  253. #define CONFIG_CONS_INDEX 1
  254. /*
  255. * Serial console configuration
  256. */
  257. #define CONFIG_PSC_CONSOLE 6 /* console is on PSC6 */
  258. #if CONFIG_PSC_CONSOLE != 6
  259. #error CONFIG_PSC_CONSOLE must be 6
  260. #endif
  261. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC6_TX_SIZE
  262. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC6_TX_ADDR
  263. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC6_RX_SIZE
  264. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC6_RX_ADDR
  265. /*
  266. * Used PSC UART devices
  267. */
  268. #define CONFIG_SERIAL_MULTI
  269. #define CONFIG_SYS_PSC1
  270. #define CONFIG_SYS_PSC4
  271. #define CONFIG_SYS_PSC6
  272. /*
  273. * Co-processor communication parameters
  274. */
  275. #define CONFIG_SYS_PDM360NG_COPROC_READ_DELAY 5000
  276. #define CONFIG_SYS_PDM360NG_COPROC_BAUDRATE 38400
  277. /*
  278. * I2C
  279. */
  280. #define CONFIG_HARD_I2C /* I2C with hardware support */
  281. #define CONFIG_I2C_MULTI_BUS
  282. #define CONFIG_I2C_CMD_TREE
  283. /* I2C speed and slave address */
  284. #define CONFIG_SYS_I2C_SPEED 100000
  285. #define CONFIG_SYS_I2C_SLAVE 0x7F
  286. /*
  287. * EEPROM configuration
  288. */
  289. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM addr */
  290. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* ST AT24C01 */
  291. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  292. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* 16-Byte Write Mode */
  293. /*
  294. * MAC addr in EEPROM
  295. */
  296. #define CONFIG_SYS_I2C_EEPROM_BUS_NUM 0
  297. #define CONFIG_SYS_I2C_EEPROM_MAC_OFFSET 0x10
  298. /*
  299. * Enabled only to delete "ethaddr" before testing
  300. * "ethaddr" setting from EEPROM
  301. */
  302. #define CONFIG_ENV_OVERWRITE
  303. /*
  304. * Ethernet configuration
  305. */
  306. #define CONFIG_MPC512x_FEC 1
  307. #define CONFIG_NET_MULTI
  308. #define CONFIG_PHY_ADDR 0x1F
  309. #define CONFIG_MII 1 /* MII PHY management */
  310. #define CONFIG_FEC_AN_TIMEOUT 1
  311. #define CONFIG_HAS_ETH0
  312. /*
  313. * Configure on-board RTC
  314. */
  315. #define CONFIG_RTC_M41T62 /* use M41T00 rtc via i2c */
  316. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  317. /*
  318. * Environment
  319. */
  320. #define CONFIG_ENV_IS_IN_FLASH 1
  321. /* This has to be a multiple of the Flash sector size */
  322. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  323. CONFIG_SYS_MONITOR_LEN)
  324. #define CONFIG_ENV_SIZE 0x2000
  325. #define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
  326. /* Address and size of Redundant Environment Sector */
  327. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  328. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  329. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  330. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  331. #include <config_cmd_default.h>
  332. #define CONFIG_CMD_ASKENV
  333. #define CONFIG_CMD_DATE
  334. #define CONFIG_CMD_DHCP
  335. #define CONFIG_CMD_EEPROM
  336. #define CONFIG_CMD_I2C
  337. #define CONFIG_CMD_MII
  338. #define CONFIG_CMD_PING
  339. #define CONFIG_CMD_REGINFO
  340. #ifdef CONFIG_VIDEO
  341. #define CONFIG_CMD_BMP
  342. #endif
  343. /*
  344. * Miscellaneous configurable options
  345. */
  346. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  347. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  348. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  349. #ifdef CONFIG_CMD_KGDB
  350. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  351. #else
  352. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  353. #endif
  354. /* Print Buffer Size */
  355. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  356. /* Max number of command args */
  357. #define CONFIG_SYS_MAXARGS 16
  358. /* Boot Argument Buffer Size */
  359. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  360. /* Decrementer freq: 1ms ticks */
  361. #define CONFIG_SYS_HZ 1000
  362. /*
  363. * For booting Linux, the board info and command line data
  364. * have to be in the first 256 MB of memory, since this is
  365. * the maximum mapped by the Linux kernel during initialization.
  366. */
  367. /* Initial Memory map for Linux */
  368. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  369. /* Cache Configuration */
  370. #define CONFIG_SYS_DCACHE_SIZE 32768
  371. #define CONFIG_SYS_CACHELINE_SIZE 32
  372. #ifdef CONFIG_CMD_KGDB
  373. /* log base 2 of the above value */
  374. #define CONFIG_SYS_CACHELINE_SHIFT 5
  375. #endif
  376. #define CONFIG_SYS_HID0_INIT 0x000000000
  377. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
  378. #define CONFIG_SYS_HID2 HID2_HBE
  379. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  380. #ifdef CONFIG_CMD_KGDB
  381. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  382. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  383. #endif
  384. #ifdef CONFIG_SERIAL_MULTI
  385. /* POST support */
  386. #define CONFIG_POST (CONFIG_SYS_POST_COPROC)
  387. #endif
  388. /*
  389. * Environment Configuration
  390. */
  391. #define CONFIG_TIMESTAMP
  392. #define CONFIG_HOSTNAME pdm360ng
  393. /* default location for tftp and bootm */
  394. #define CONFIG_LOADADDR 400000
  395. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  396. #define CONFIG_PREBOOT "echo;" \
  397. "echo PDM360NG SAMPLE;" \
  398. "echo"
  399. #define CONFIG_BOOTCOMMAND "run env_cont"
  400. #define CONFIG_OF_LIBFDT 1
  401. #define CONFIG_OF_BOARD_SETUP 1
  402. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  403. #define CONFIG_FIT
  404. #define CONFIG_FIT_VERBOSE
  405. #define OF_CPU "PowerPC,5121@0"
  406. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  407. #define OF_TBCLK (bd->bi_busfreq / 4)
  408. #define OF_STDOUT_PATH "/soc@80000000/serial@11600"
  409. /*
  410. * Include common options for all mpc5121 boards
  411. */
  412. #include "mpc5121-common.h"
  413. #endif /* __CONFIG_H */