omap3_overo.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * Configuration settings for the Gumstix Overo board.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #ifndef __CONFIG_H
  20. #define __CONFIG_H
  21. /*
  22. * High Level Configuration Options
  23. */
  24. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  25. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  26. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  27. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  28. #define CONFIG_OMAP3_OVERO 1 /* working with overo */
  29. #define CONFIG_SDRC /* The chip has SDRC controller */
  30. #include <asm/arch/cpu.h> /* get chip and board defs */
  31. #include <asm/arch/omap3.h>
  32. /*
  33. * Display CPU and Board information
  34. */
  35. #define CONFIG_DISPLAY_CPUINFO 1
  36. #define CONFIG_DISPLAY_BOARDINFO 1
  37. /* Clock Defines */
  38. #define V_OSCK 26000000 /* Clock output from T2 */
  39. #define V_SCLK (V_OSCK >> 1)
  40. #undef CONFIG_USE_IRQ /* no support for IRQs */
  41. #define CONFIG_MISC_INIT_R
  42. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  43. #define CONFIG_SETUP_MEMORY_TAGS 1
  44. #define CONFIG_INITRD_TAG 1
  45. #define CONFIG_REVISION_TAG 1
  46. /*
  47. * Size of malloc() pool
  48. */
  49. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  50. /* Sector */
  51. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  52. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  53. /* initial data */
  54. /*
  55. * Hardware drivers
  56. */
  57. /*
  58. * NS16550 Configuration
  59. */
  60. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  61. #define CONFIG_SYS_NS16550
  62. #define CONFIG_SYS_NS16550_SERIAL
  63. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  64. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  65. /*
  66. * select serial console configuration
  67. */
  68. #define CONFIG_CONS_INDEX 3
  69. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  70. #define CONFIG_SERIAL3 3
  71. /* allow to overwrite serial and ethaddr */
  72. #define CONFIG_ENV_OVERWRITE
  73. #define CONFIG_BAUDRATE 115200
  74. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
  75. 115200}
  76. #define CONFIG_GENERIC_MMC 1
  77. #define CONFIG_MMC 1
  78. #define CONFIG_OMAP_HSMMC 1
  79. #define CONFIG_DOS_PARTITION 1
  80. /* DDR - I use Micron DDR */
  81. #define CONFIG_OMAP3_MICRON_DDR 1
  82. /* commands to include */
  83. #include <config_cmd_default.h>
  84. #define CONFIG_CMD_CACHE
  85. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  86. #define CONFIG_CMD_FAT /* FAT support */
  87. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  88. #define CONFIG_CMD_I2C /* I2C serial bus support */
  89. #define CONFIG_CMD_MMC /* MMC support */
  90. #define CONFIG_CMD_NAND /* NAND support */
  91. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  92. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  93. #undef CONFIG_CMD_IMI /* iminfo */
  94. #undef CONFIG_CMD_IMLS /* List all found images */
  95. #undef CONFIG_CMD_NFS /* NFS support */
  96. #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  97. #define CONFIG_SYS_NO_FLASH
  98. #define CONFIG_HARD_I2C 1
  99. #define CONFIG_SYS_I2C_SPEED 100000
  100. #define CONFIG_SYS_I2C_SLAVE 1
  101. #define CONFIG_SYS_I2C_BUS 0
  102. #define CONFIG_SYS_I2C_BUS_SELECT 1
  103. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  104. /*
  105. * TWL4030
  106. */
  107. #define CONFIG_TWL4030_POWER 1
  108. #define CONFIG_TWL4030_LED 1
  109. /*
  110. * Board NAND Info.
  111. */
  112. #define CONFIG_SYS_NAND_QUIET_TEST 1
  113. #define CONFIG_NAND_OMAP_GPMC
  114. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  115. /* to access nand */
  116. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  117. /* to access nand */
  118. /* at CS0 */
  119. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  120. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  121. /* devices */
  122. #define CONFIG_JFFS2_NAND
  123. /* nand device jffs2 lives on */
  124. #define CONFIG_JFFS2_DEV "nand0"
  125. /* start of jffs2 partition */
  126. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  127. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  128. /* partition */
  129. /* Environment information */
  130. #define CONFIG_BOOTDELAY 5
  131. #define CONFIG_EXTRA_ENV_SETTINGS \
  132. "loadaddr=0x82000000\0" \
  133. "console=ttyS2,115200n8\0" \
  134. "mpurate=500\0" \
  135. "vram=12M\0" \
  136. "dvimode=1024x768MR-16@60\0" \
  137. "defaultdisplay=dvi\0" \
  138. "mmcdev=0\0" \
  139. "mmcroot=/dev/mmcblk0p2 rw\0" \
  140. "mmcrootfstype=ext3 rootwait\0" \
  141. "nandroot=/dev/mtdblock4 rw\0" \
  142. "nandrootfstype=jffs2\0" \
  143. "mmcargs=setenv bootargs console=${console} " \
  144. "mpurate=${mpurate} " \
  145. "vram=${vram} " \
  146. "omapfb.mode=dvi:${dvimode} " \
  147. "omapfb.debug=y " \
  148. "omapdss.def_disp=${defaultdisplay} " \
  149. "root=${mmcroot} " \
  150. "rootfstype=${mmcrootfstype}\0" \
  151. "nandargs=setenv bootargs console=${console} " \
  152. "mpurate=${mpurate} " \
  153. "vram=${vram} " \
  154. "omapfb.mode=dvi:${dvimode} " \
  155. "omapfb.debug=y " \
  156. "omapdss.def_disp=${defaultdisplay} " \
  157. "root=${nandroot} " \
  158. "rootfstype=${nandrootfstype}\0" \
  159. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  160. "bootscript=echo Running bootscript from mmc ...; " \
  161. "source ${loadaddr}\0" \
  162. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  163. "mmcboot=echo Booting from mmc ...; " \
  164. "run mmcargs; " \
  165. "bootm ${loadaddr}\0" \
  166. "nandboot=echo Booting from nand ...; " \
  167. "run nandargs; " \
  168. "nand read ${loadaddr} 280000 400000; " \
  169. "bootm ${loadaddr}\0" \
  170. #define CONFIG_BOOTCOMMAND \
  171. "if mmc rescan ${mmcdev}; then " \
  172. "if run loadbootscript; then " \
  173. "run bootscript; " \
  174. "else " \
  175. "if run loaduimage; then " \
  176. "run mmcboot; " \
  177. "else run nandboot; " \
  178. "fi; " \
  179. "fi; " \
  180. "else run nandboot; fi"
  181. #define CONFIG_AUTO_COMPLETE 1
  182. /*
  183. * Miscellaneous configurable options
  184. */
  185. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  186. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  187. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  188. #define CONFIG_SYS_PROMPT "Overo # "
  189. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  190. /* Print Buffer Size */
  191. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  192. sizeof(CONFIG_SYS_PROMPT) + 16)
  193. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  194. /* args */
  195. /* Boot Argument Buffer Size */
  196. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  197. /* memtest works on */
  198. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  199. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  200. 0x01F00000) /* 31MB */
  201. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  202. /* address */
  203. /*
  204. * OMAP3 has 12 GP timers, they can be driven by the system clock
  205. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  206. * This rate is divided by a local divisor.
  207. */
  208. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  209. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  210. #define CONFIG_SYS_HZ 1000
  211. /*-----------------------------------------------------------------------
  212. * Stack sizes
  213. *
  214. * The stack sizes are set up in start.S using the settings below
  215. */
  216. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  217. #ifdef CONFIG_USE_IRQ
  218. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  219. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  220. #endif
  221. /*-----------------------------------------------------------------------
  222. * Physical Memory Map
  223. */
  224. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  225. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  226. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  227. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  228. /* SDRAM Bank Allocation method */
  229. #define SDRC_R_B_C 1
  230. /*-----------------------------------------------------------------------
  231. * FLASH and environment organization
  232. */
  233. /* **** PISMO SUPPORT *** */
  234. /* Configure the PISMO */
  235. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  236. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  237. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  238. /* one chip */
  239. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  240. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  241. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  242. /* Monitor at start of flash */
  243. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  244. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  245. #define CONFIG_ENV_IS_IN_NAND 1
  246. #define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */
  247. #define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */
  248. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  249. #define CONFIG_ENV_OFFSET boot_flash_off
  250. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  251. /*-----------------------------------------------------------------------
  252. * CFI FLASH driver setup
  253. */
  254. /* timeout values are in ticks */
  255. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  256. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  257. /* Flash banks JFFS2 should use */
  258. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  259. CONFIG_SYS_MAX_NAND_DEVICE)
  260. #define CONFIG_SYS_JFFS2_MEM_NAND
  261. /* use flash_info[2] */
  262. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  263. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  264. #ifndef __ASSEMBLY__
  265. extern unsigned int boot_flash_base;
  266. extern volatile unsigned int boot_flash_env_addr;
  267. extern unsigned int boot_flash_off;
  268. extern unsigned int boot_flash_sec;
  269. extern unsigned int boot_flash_type;
  270. #endif
  271. #if defined(CONFIG_CMD_NET)
  272. /*----------------------------------------------------------------------------
  273. * SMSC9211 Ethernet from SMSC9118 family
  274. *----------------------------------------------------------------------------
  275. */
  276. #define CONFIG_NET_MULTI
  277. #define CONFIG_SMC911X 1
  278. #define CONFIG_SMC911X_32_BIT
  279. #define CONFIG_SMC911X_BASE 0x2C000000
  280. #endif /* (CONFIG_CMD_NET) */
  281. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  282. #define CONFIG_SYS_INIT_SP_ADDR (LOW_LEVEL_SRAM_STACK - CONFIG_SYS_GBL_DATA_SIZE)
  283. #endif /* __CONFIG_H */