omap3_beagle.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * Configuration settings for the TI OMAP3530 Beagle board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  33. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  34. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  35. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  36. #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
  37. #define CONFIG_SDRC /* The chip has SDRC controller */
  38. #include <asm/arch/cpu.h> /* get chip and board defs */
  39. #include <asm/arch/omap3.h>
  40. /*
  41. * Display CPU and Board information
  42. */
  43. #define CONFIG_DISPLAY_CPUINFO 1
  44. #define CONFIG_DISPLAY_BOARDINFO 1
  45. /* Clock Defines */
  46. #define V_OSCK 26000000 /* Clock output from T2 */
  47. #define V_SCLK (V_OSCK >> 1)
  48. #undef CONFIG_USE_IRQ /* no support for IRQs */
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  51. #define CONFIG_SETUP_MEMORY_TAGS 1
  52. #define CONFIG_INITRD_TAG 1
  53. #define CONFIG_REVISION_TAG 1
  54. /*
  55. * Size of malloc() pool
  56. */
  57. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  58. /* Sector */
  59. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  60. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  61. /* initial data */
  62. /*
  63. * Hardware drivers
  64. */
  65. /*
  66. * NS16550 Configuration
  67. */
  68. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  69. #define CONFIG_SYS_NS16550
  70. #define CONFIG_SYS_NS16550_SERIAL
  71. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  72. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  73. /*
  74. * select serial console configuration
  75. */
  76. #define CONFIG_CONS_INDEX 3
  77. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  78. #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
  79. /* allow to overwrite serial and ethaddr */
  80. #define CONFIG_ENV_OVERWRITE
  81. #define CONFIG_BAUDRATE 115200
  82. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  83. 115200}
  84. #define CONFIG_GENERIC_MMC 1
  85. #define CONFIG_MMC 1
  86. #define CONFIG_OMAP_HSMMC 1
  87. #define CONFIG_DOS_PARTITION 1
  88. /* DDR - I use Micron DDR */
  89. #define CONFIG_OMAP3_MICRON_DDR 1
  90. /* USB */
  91. #define CONFIG_MUSB_UDC 1
  92. #define CONFIG_USB_OMAP3 1
  93. #define CONFIG_TWL4030_USB 1
  94. /* USB device configuration */
  95. #define CONFIG_USB_DEVICE 1
  96. #define CONFIG_USB_TTY 1
  97. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  98. /* commands to include */
  99. #include <config_cmd_default.h>
  100. #define CONFIG_CMD_CACHE
  101. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  102. #define CONFIG_CMD_FAT /* FAT support */
  103. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  104. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  105. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  106. #define MTDIDS_DEFAULT "nand0=nand"
  107. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  108. "1920k(u-boot),128k(u-boot-env),"\
  109. "4m(kernel),-(fs)"
  110. #define CONFIG_CMD_I2C /* I2C serial bus support */
  111. #define CONFIG_CMD_MMC /* MMC support */
  112. #define CONFIG_CMD_NAND /* NAND support */
  113. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  114. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  115. #undef CONFIG_CMD_IMI /* iminfo */
  116. #undef CONFIG_CMD_IMLS /* List all found images */
  117. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  118. #undef CONFIG_CMD_NFS /* NFS support */
  119. #define CONFIG_SYS_NO_FLASH
  120. #define CONFIG_HARD_I2C 1
  121. #define CONFIG_SYS_I2C_SPEED 100000
  122. #define CONFIG_SYS_I2C_SLAVE 1
  123. #define CONFIG_SYS_I2C_BUS 0
  124. #define CONFIG_SYS_I2C_BUS_SELECT 1
  125. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  126. /*
  127. * TWL4030
  128. */
  129. #define CONFIG_TWL4030_POWER 1
  130. #define CONFIG_TWL4030_LED 1
  131. /*
  132. * Board NAND Info.
  133. */
  134. #define CONFIG_SYS_NAND_QUIET_TEST 1
  135. #define CONFIG_NAND_OMAP_GPMC
  136. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  137. /* to access nand */
  138. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  139. /* to access nand at */
  140. /* CS0 */
  141. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  142. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  143. /* devices */
  144. #define CONFIG_JFFS2_NAND
  145. /* nand device jffs2 lives on */
  146. #define CONFIG_JFFS2_DEV "nand0"
  147. /* start of jffs2 partition */
  148. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  149. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  150. /* partition */
  151. /* Environment information */
  152. #define CONFIG_BOOTDELAY 10
  153. #define CONFIG_EXTRA_ENV_SETTINGS \
  154. "loadaddr=0x82000000\0" \
  155. "usbtty=cdc_acm\0" \
  156. "console=ttyS2,115200n8\0" \
  157. "mpurate=500\0" \
  158. "vram=12M\0" \
  159. "dvimode=1024x768MR-16@60\0" \
  160. "defaultdisplay=dvi\0" \
  161. "mmcdev=0\0" \
  162. "mmcroot=/dev/mmcblk0p2 rw\0" \
  163. "mmcrootfstype=ext3 rootwait\0" \
  164. "nandroot=/dev/mtdblock4 rw\0" \
  165. "nandrootfstype=jffs2\0" \
  166. "mmcargs=setenv bootargs console=${console} " \
  167. "mpurate=${mpurate} " \
  168. "vram=${vram} " \
  169. "omapfb.mode=dvi:${dvimode} " \
  170. "omapfb.debug=y " \
  171. "omapdss.def_disp=${defaultdisplay} " \
  172. "root=${mmcroot} " \
  173. "rootfstype=${mmcrootfstype}\0" \
  174. "nandargs=setenv bootargs console=${console} " \
  175. "mpurate=${mpurate} " \
  176. "vram=${vram} " \
  177. "omapfb.mode=dvi:${dvimode} " \
  178. "omapfb.debug=y " \
  179. "omapdss.def_disp=${defaultdisplay} " \
  180. "root=${nandroot} " \
  181. "rootfstype=${nandrootfstype}\0" \
  182. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  183. "bootscript=echo Running bootscript from mmc ...; " \
  184. "source ${loadaddr}\0" \
  185. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  186. "mmcboot=echo Booting from mmc ...; " \
  187. "run mmcargs; " \
  188. "bootm ${loadaddr}\0" \
  189. "nandboot=echo Booting from nand ...; " \
  190. "run nandargs; " \
  191. "nand read ${loadaddr} 280000 400000; " \
  192. "bootm ${loadaddr}\0" \
  193. #define CONFIG_BOOTCOMMAND \
  194. "if mmc rescan ${mmcdev}; then " \
  195. "if run loadbootscript; then " \
  196. "run bootscript; " \
  197. "else " \
  198. "if run loaduimage; then " \
  199. "run mmcboot; " \
  200. "else run nandboot; " \
  201. "fi; " \
  202. "fi; " \
  203. "else run nandboot; fi"
  204. #define CONFIG_AUTO_COMPLETE 1
  205. /*
  206. * Miscellaneous configurable options
  207. */
  208. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  209. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  210. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  211. #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # "
  212. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  213. /* Print Buffer Size */
  214. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  215. sizeof(CONFIG_SYS_PROMPT) + 16)
  216. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  217. /* Boot Argument Buffer Size */
  218. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  219. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  220. /* works on */
  221. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  222. 0x01F00000) /* 31MB */
  223. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  224. /* load address */
  225. /*
  226. * OMAP3 has 12 GP timers, they can be driven by the system clock
  227. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  228. * This rate is divided by a local divisor.
  229. */
  230. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  231. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  232. #define CONFIG_SYS_HZ 1000
  233. /*-----------------------------------------------------------------------
  234. * Stack sizes
  235. *
  236. * The stack sizes are set up in start.S using the settings below
  237. */
  238. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  239. #ifdef CONFIG_USE_IRQ
  240. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  241. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  242. #endif
  243. /*-----------------------------------------------------------------------
  244. * Physical Memory Map
  245. */
  246. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  247. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  248. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  249. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  250. /* SDRAM Bank Allocation method */
  251. #define SDRC_R_B_C 1
  252. /*-----------------------------------------------------------------------
  253. * FLASH and environment organization
  254. */
  255. /* **** PISMO SUPPORT *** */
  256. /* Configure the PISMO */
  257. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  258. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  259. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  260. /* one chip */
  261. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  262. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  263. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  264. /* Monitor at start of flash */
  265. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  266. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  267. #define CONFIG_ENV_IS_IN_NAND 1
  268. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  269. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  270. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  271. #define CONFIG_ENV_OFFSET boot_flash_off
  272. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  273. /*-----------------------------------------------------------------------
  274. * CFI FLASH driver setup
  275. */
  276. /* timeout values are in ticks */
  277. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  278. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  279. /* Flash banks JFFS2 should use */
  280. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  281. CONFIG_SYS_MAX_NAND_DEVICE)
  282. #define CONFIG_SYS_JFFS2_MEM_NAND
  283. /* use flash_info[2] */
  284. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  285. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  286. #ifndef __ASSEMBLY__
  287. extern unsigned int boot_flash_base;
  288. extern volatile unsigned int boot_flash_env_addr;
  289. extern unsigned int boot_flash_off;
  290. extern unsigned int boot_flash_sec;
  291. extern unsigned int boot_flash_type;
  292. #endif
  293. /* additions for new relocation code, must be added to all boards */
  294. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  295. #define CONFIG_SYS_INIT_SP_ADDR (LOW_LEVEL_SRAM_STACK - CONFIG_SYS_GBL_DATA_SIZE)
  296. #endif /* __CONFIG_H */