o2dnt.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200
  31. #define CONFIG_O2DNT 1 /* ... on O2DNT board */
  32. #define CONFIG_SYS_TEXT_BASE 0xFF000000 /* boot low for 16 MiB boards */
  33. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  34. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  35. /*
  36. * Serial console configuration
  37. */
  38. #define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
  39. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  40. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  41. /*
  42. * PCI Mapping:
  43. * 0x40000000 - 0x4fffffff - PCI Memory
  44. * 0x50000000 - 0x50ffffff - PCI IO Space
  45. */
  46. #define CONFIG_PCI 1
  47. #define CONFIG_PCI_PNP 1
  48. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  49. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  50. #define CONFIG_PCI_MEM_BUS 0x40000000
  51. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  52. #define CONFIG_PCI_MEM_SIZE 0x10000000
  53. #define CONFIG_PCI_IO_BUS 0x50000000
  54. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  55. #define CONFIG_PCI_IO_SIZE 0x01000000
  56. #define CONFIG_SYS_XLB_PIPELINING 1
  57. #define CONFIG_NET_MULTI 1
  58. #define CONFIG_EEPRO100
  59. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  60. #define CONFIG_NS8382X 1
  61. /* Partitions */
  62. #define CONFIG_MAC_PARTITION
  63. #define CONFIG_DOS_PARTITION
  64. #define CONFIG_ISO_PARTITION
  65. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  66. /*
  67. * BOOTP options
  68. */
  69. #define CONFIG_BOOTP_BOOTFILESIZE
  70. #define CONFIG_BOOTP_BOOTPATH
  71. #define CONFIG_BOOTP_GATEWAY
  72. #define CONFIG_BOOTP_HOSTNAME
  73. /*
  74. * Command line configuration.
  75. */
  76. #include <config_cmd_default.h>
  77. #define CONFIG_CMD_EEPROM
  78. #define CONFIG_CMD_FAT
  79. #define CONFIG_CMD_I2C
  80. #define CONFIG_CMD_NFS
  81. #define CONFIG_CMD_MII
  82. #define CONFIG_CMD_PING
  83. #define CONFIG_CMD_PCI
  84. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  85. # define CONFIG_SYS_LOWBOOT 1
  86. #else
  87. # error "CONFIG_SYS_TEXT_BASE must be 0xFF000000"
  88. #endif
  89. /*
  90. * Autobooting
  91. */
  92. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  93. #define CONFIG_PREBOOT "echo;" \
  94. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  95. "echo"
  96. #undef CONFIG_BOOTARGS
  97. #define CONFIG_EXTRA_ENV_SETTINGS \
  98. "netdev=eth0\0" \
  99. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  100. "nfsroot=${serverip}:${rootpath}\0" \
  101. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  102. "addip=setenv bootargs ${bootargs} " \
  103. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  104. ":${hostname}:${netdev}:off panic=1\0" \
  105. "flash_nfs=run nfsargs addip;" \
  106. "bootm ${kernel_addr}\0" \
  107. "flash_self=run ramargs addip;" \
  108. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  109. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  110. "rootpath=/opt/eldk/ppc_82xx\0" \
  111. "bootfile=/tftpboot/MPC5200/uImage\0" \
  112. ""
  113. #define CONFIG_BOOTCOMMAND "run flash_self"
  114. /*
  115. * IPB Bus clocking configuration.
  116. */
  117. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  118. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  119. /*
  120. * PCI Bus clocking configuration
  121. *
  122. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  123. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  124. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  125. */
  126. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  127. #endif
  128. /*
  129. * I2C configuration
  130. */
  131. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  132. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
  133. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  134. #define CONFIG_SYS_I2C_SLAVE 0x7F
  135. /*
  136. * EEPROM configuration:
  137. *
  138. * O2DNT board is equiped with Ramtron FRAM device FM24CL16
  139. * 16 Kib Ferroelectric Nonvolatile serial RAM memory
  140. * organized as 2048 x 8 bits and addressable as eight I2C devices
  141. * 0x50 ... 0x57 each 256 bytes in size
  142. *
  143. */
  144. #define CONFIG_SYS_I2C_FRAM
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  146. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  147. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  148. /*
  149. * There is no write delay with FRAM, write operations are performed at bus
  150. * speed. Thus, no status polling or write delay is needed.
  151. */
  152. /*#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70*/
  153. /*
  154. * Flash configuration
  155. */
  156. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  157. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  158. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
  159. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  160. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  161. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  162. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  163. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  164. #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  165. /*
  166. * Environment settings
  167. */
  168. #define CONFIG_ENV_IS_IN_FLASH 1
  169. #define CONFIG_ENV_SIZE 0x20000
  170. #define CONFIG_ENV_SECT_SIZE 0x20000
  171. #define CONFIG_ENV_OVERWRITE 1
  172. /*
  173. * Memory map
  174. */
  175. #define CONFIG_SYS_MBAR 0xF0000000
  176. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  177. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  178. /* Use SRAM until RAM will be available */
  179. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  180. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  181. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  182. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  183. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  184. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  185. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  186. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  187. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  188. /*
  189. * Ethernet configuration
  190. */
  191. #define CONFIG_MPC5xxx_FEC 1
  192. #define CONFIG_MPC5xxx_FEC_MII100
  193. /*
  194. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  195. */
  196. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  197. #define CONFIG_PHY_ADDR 0x00
  198. /*
  199. * GPIO configuration
  200. */
  201. /*#define CONFIG_SYS_GPS_PORT_CONFIG 0x10002004 */
  202. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00002006 /* no CAN */
  203. /*
  204. * Miscellaneous configurable options
  205. */
  206. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  207. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  208. #if defined(CONFIG_CMD_KGDB)
  209. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  210. #else
  211. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  212. #endif
  213. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  214. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  215. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  216. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  217. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  218. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  219. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  220. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  221. #if defined(CONFIG_CMD_KGDB)
  222. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  223. #endif
  224. /*
  225. * Various low-level settings
  226. */
  227. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  228. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  229. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  230. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  231. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  232. /*
  233. * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
  234. */
  235. #define CONFIG_SYS_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
  236. #else
  237. #define CONFIG_SYS_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
  238. #endif
  239. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  240. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  241. #define CONFIG_SYS_CS_BURST 0x00000000
  242. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  243. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  244. #endif /* __CONFIG_H */