mv-common.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * (C) Copyright 2010
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  22. * MA 02110-1301 USA
  23. */
  24. /*
  25. * This file contains Marvell Board Specific common defincations.
  26. * This file should be included in board config header file.
  27. *
  28. * It supports common definations for Kirkwood platform
  29. * TBD: support for Orion5X platforms
  30. */
  31. #ifndef _MV_COMMON_H
  32. #define _MV_COMMON_H
  33. /*
  34. * High Level Configuration Options (easy to change)
  35. */
  36. #define CONFIG_MARVELL 1
  37. #define CONFIG_ARM926EJS 1 /* Basic Architecture */
  38. #if defined(CONFIG_KIRKWOOD)
  39. #define CONFIG_MD5 /* get_random_hex on krikwood needs MD5 support */
  40. #define CONFIG_KIRKWOOD_EGIGA_INIT /* Enable GbePort0/1 for kernel */
  41. #define CONFIG_KIRKWOOD_RGMII_PAD_1V8 /* Set RGMII Pad voltage to 1.8V */
  42. #define CONFIG_KIRKWOOD_PCIE_INIT /* Enable PCIE Port0 for kernel */
  43. #define CONFIG_I2C_MVTWSI_BASE KW_TWSI_BASE
  44. #define MV_UART0_BASE KW_UART0_BASE
  45. #define MV_SATA_BASE KW_SATA_BASE
  46. #define MV_SATA_PORT0_OFFSET KW_SATA_PORT0_OFFSET
  47. #define MV_SATA_PORT1_OFFSET KW_SATA_PORT1_OFFSET
  48. #else
  49. #error "Unsupported SoC"
  50. #endif
  51. /* additions for new ARM relocation support */
  52. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  53. /* Kirkwood has 2k of Security SRAM, use it for SP */
  54. #define CONFIG_SYS_INIT_SP_ADDR 0xC8012000
  55. /*
  56. * CLKs configurations
  57. */
  58. #define CONFIG_SYS_HZ 1000
  59. /*
  60. * NS16550 Configuration
  61. */
  62. #define CONFIG_SYS_NS16550
  63. #define CONFIG_SYS_NS16550_SERIAL
  64. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  65. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
  66. #define CONFIG_SYS_NS16550_COM1 MV_UART0_BASE
  67. /*
  68. * Serial Port configuration
  69. * The following definitions let you select what serial you want to use
  70. * for your console driver.
  71. */
  72. #define CONFIG_CONS_INDEX 1 /*Console on UART0 */
  73. #define CONFIG_BAUDRATE 115200
  74. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, \
  75. 115200,230400, 460800, 921600 }
  76. /* auto boot */
  77. #define CONFIG_BOOTDELAY 3 /* default enable autoboot */
  78. /*
  79. * For booting Linux, the board info and command line data
  80. * have to be in the first 8 MB of memory, since this is
  81. * the maximum mapped by the Linux kernel during initialization.
  82. */
  83. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  84. #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
  85. #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
  86. #define CONFIG_SYS_PROMPT "Marvell>> " /* Command Prompt */
  87. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
  88. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  89. +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */
  90. /*
  91. * NAND configuration
  92. */
  93. #ifdef CONFIG_CMD_NAND
  94. #define CONFIG_NAND_KIRKWOOD
  95. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  96. #define NAND_MAX_CHIPS 1
  97. #define CONFIG_SYS_NAND_BASE 0xD8000000 /* MV_DEFADR_NANDF */
  98. #define NAND_ALLOW_ERASE_ALL 1
  99. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  100. #endif
  101. /*
  102. * SPI Flash configuration
  103. */
  104. #ifdef CONFIG_CMD_SF
  105. #define CONFIG_SPI_FLASH 1
  106. #define CONFIG_HARD_SPI 1
  107. #define CONFIG_KIRKWOOD_SPI 1
  108. #define CONFIG_SPI_FLASH_MACRONIX 1
  109. #define CONFIG_ENV_SPI_BUS 0
  110. #define CONFIG_ENV_SPI_CS 0
  111. #define CONFIG_ENV_SPI_MAX_HZ 50000000 /*50Mhz */
  112. #endif
  113. /*
  114. * Size of malloc() pool
  115. */
  116. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* 1MiB for malloc() */
  117. /* size in bytes reserved for initial data */
  118. #define CONFIG_SYS_GBL_DATA_SIZE 128
  119. /*
  120. * Other required minimal configurations
  121. */
  122. #define CONFIG_SYS_LONGHELP
  123. #define CONFIG_AUTO_COMPLETE
  124. #define CONFIG_CMDLINE_EDITING
  125. #define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
  126. #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
  127. #define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
  128. #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
  129. #define CONFIG_NR_DRAM_BANKS 4
  130. #define CONFIG_STACKSIZE 0x00100000 /* regular stack- 1M */
  131. #define CONFIG_SYS_LOAD_ADDR 0x00800000 /* default load adr- 8M */
  132. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* 4M */
  133. #define CONFIG_SYS_MEMTEST_END 0x007fffff /*(_8M -1) */
  134. #define CONFIG_SYS_RESET_ADDRESS 0xffff0000 /* Rst Vector Adr */
  135. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  136. /*
  137. * Ethernet Driver configuration
  138. */
  139. #ifdef CONFIG_CMD_NET
  140. #define CONFIG_CMD_MII
  141. #define CONFIG_NETCONSOLE /* include NetConsole support */
  142. #define CONFIG_NET_MULTI /* specify more that one ports available */
  143. #define CONFIG_MII /* expose smi ove miiphy interface */
  144. #define CONFIG_MVGBE /* Enable Marvell Gbe Controller Driver */
  145. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
  146. #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
  147. #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
  148. #endif /* CONFIG_CMD_NET */
  149. /*
  150. * USB/EHCI
  151. */
  152. #ifdef CONFIG_CMD_USB
  153. #define CONFIG_USB_EHCI /* Enable EHCI USB support */
  154. #define CONFIG_USB_EHCI_KIRKWOOD
  155. #define CONFIG_EHCI_IS_TDI
  156. #define CONFIG_USB_STORAGE
  157. #define CONFIG_DOS_PARTITION
  158. #define CONFIG_ISO_PARTITION
  159. #define CONFIG_SUPPORT_VFAT
  160. #endif /* CONFIG_CMD_USB */
  161. /*
  162. * IDE Support on SATA ports
  163. */
  164. #ifdef CONFIG_CMD_IDE
  165. #define __io
  166. #define CONFIG_CMD_EXT2
  167. #define CONFIG_MVSATA_IDE
  168. #define CONFIG_IDE_PREINIT
  169. #define CONFIG_MVSATA_IDE_USE_PORT1
  170. /* Needs byte-swapping for ATA data register */
  171. #define CONFIG_IDE_SWAP_IO
  172. /* Data, registers and alternate blocks are at the same offset */
  173. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
  174. #define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
  175. #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
  176. /* Each 8-bit ATA register is aligned to a 4-bytes address */
  177. #define CONFIG_SYS_ATA_STRIDE 4
  178. /* Controller supports 48-bits LBA addressing */
  179. #define CONFIG_LBA48
  180. /* CONFIG_CMD_IDE requires some #defines for ATA registers */
  181. #define CONFIG_SYS_IDE_MAXBUS 2
  182. #define CONFIG_SYS_IDE_MAXDEVICE 2
  183. /* ATA registers base is at SATA controller base */
  184. #define CONFIG_SYS_ATA_BASE_ADDR MV_SATA_BASE
  185. #endif /* CONFIG_CMD_IDE */
  186. /*
  187. * I2C related stuff
  188. */
  189. #ifdef CONFIG_CMD_I2C
  190. #define CONFIG_I2C_MVTWSI
  191. #define CONFIG_SYS_I2C_SLAVE 0x0
  192. #define CONFIG_SYS_I2C_SPEED 100000
  193. #endif
  194. /*
  195. * File system
  196. */
  197. #define CONFIG_CMD_EXT2
  198. #define CONFIG_CMD_JFFS2
  199. #define CONFIG_CMD_FAT
  200. #define CONFIG_CMD_UBI
  201. #define CONFIG_CMD_UBIFS
  202. #define CONFIG_RBTREE
  203. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  204. #define CONFIG_MTD_PARTITIONS
  205. #define CONFIG_CMD_MTDPARTS
  206. #define CONFIG_LZO
  207. #endif /* _MV_COMMON_H */