mpc5200-common.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * (C) Copyright 2009
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __MANROLAND_MPC52XX__COMMON_H
  24. #define __MANROLAND_MPC52XX__COMMON_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  32. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  33. /*
  34. * Serial console configuration
  35. */
  36. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  37. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200,\
  38. 230400 }
  39. #if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
  40. # define CONFIG_SYS_LOWBOOT 1
  41. #endif
  42. /*
  43. * IPB Bus clocking configuration.
  44. */
  45. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  46. /*
  47. * I2C configuration
  48. */
  49. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  50. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  51. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  52. #define CONFIG_SYS_I2C_SLAVE 0x7F
  53. /*
  54. * EEPROM configuration
  55. */
  56. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  57. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  58. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  59. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  60. /*
  61. * RTC configuration
  62. */
  63. #define CONFIG_RTC_PCF8563
  64. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  65. /* I2C SYSMON (LM75) */
  66. #define CONFIG_DTT_LM81 1 /* ON Semi's LM75 */
  67. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  68. #define CONFIG_SYS_DTT_MAX_TEMP 70
  69. #define CONFIG_SYS_DTT_LOW_TEMP -30
  70. #define CONFIG_SYS_DTT_HYSTERESIS 3
  71. /*
  72. * Flash configuration
  73. */
  74. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  75. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  76. #define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
  77. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  78. (= chip selects) */
  79. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout [ms]*/
  80. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout [ms]*/
  81. #define CONFIG_FLASH_CFI_DRIVER
  82. #define CONFIG_SYS_FLASH_CFI
  83. #define CONFIG_SYS_FLASH_EMPTY_INFO
  84. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  85. /*
  86. * Environment settings
  87. */
  88. #define CONFIG_ENV_IS_IN_FLASH 1
  89. #define CONFIG_ENV_SIZE 0x4000
  90. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  91. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  92. /*
  93. * Memory map
  94. */
  95. #define CONFIG_SYS_MBAR 0xF0000000
  96. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  97. #define CONFIG_SYS_GBL_DATA_SIZE 128
  98. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END -\
  99. CONFIG_SYS_GBL_DATA_SIZE)
  100. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  101. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  102. #define CONFIG_SYS_SRAM_BASE 0x80100000 /* CS 1 */
  103. #define CONFIG_SYS_DISPLAY_BASE 0x80600000 /* CS 3 */
  104. /* Settings for XLB = 132 MHz */
  105. #define SDRAM_DDR 1
  106. #define SDRAM_MODE 0x018D0000
  107. #define SDRAM_EMODE 0x40090000
  108. #define SDRAM_CONTROL 0x714f0f00
  109. #define SDRAM_CONFIG1 0x73722930
  110. #define SDRAM_CONFIG2 0x47770000
  111. #define SDRAM_TAPDELAY 0x10000000
  112. /* Use ON-Chip SRAM until RAM will be available */
  113. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  114. #ifdef CONFIG_POST
  115. /* preserve space for the post_word at end of on-chip SRAM */
  116. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  117. #else
  118. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  119. #endif
  120. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  121. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  122. # define CONFIG_SYS_RAMBOOT 1
  123. #endif
  124. #define CONFIG_SYS_MONITOR_LEN (192 << 10)
  125. #define CONFIG_SYS_MALLOC_LEN (512 << 10)
  126. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  127. /*
  128. * Ethernet configuration
  129. */
  130. #define CONFIG_MPC5xxx_FEC 1
  131. #define CONFIG_MPC5xxx_FEC_MII100
  132. #define CONFIG_PHY_ADDR 0x00
  133. #define CONFIG_MII 1
  134. /*use Hardware WDT */
  135. #define CONFIG_HW_WATCHDOG
  136. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  137. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  138. #if defined(CONFIG_CMD_KGDB)
  139. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  140. #endif
  141. /*
  142. * Various low-level settings
  143. */
  144. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  145. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  146. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  147. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  148. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  149. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  150. /* 8Mbit SRAM @0x80100000 */
  151. #define CONFIG_SYS_CS1_START CONFIG_SYS_SRAM_BASE
  152. #define CONFIG_SYS_CS_BURST 0x00000000
  153. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  154. /*-----------------------------------------------------------------------
  155. * IDE/ATA stuff Supports IDE harddisk
  156. *-----------------------------------------------------------------------
  157. */
  158. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  159. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  160. #undef CONFIG_IDE_LED /* LED for ide not supported */
  161. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  162. #define CONFIG_IDE_PREINIT 1
  163. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  164. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  165. /* Offset for data I/O */
  166. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  167. /* Offset for normal register accesses */
  168. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  169. /* Offset for alternate registers */
  170. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  171. /* Interval between registers */
  172. #define CONFIG_SYS_ATA_STRIDE 4
  173. #define CONFIG_ATAPI 1
  174. #define OF_CPU "PowerPC,5200@0"
  175. #define OF_SOC "soc5200@f0000000"
  176. #define OF_TBCLK (bd->bi_busfreq / 4)
  177. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  178. #define CONFIG_OF_IDE_FIXUP
  179. #endif /* __MANROLAND_MPC52XX__COMMON_H */