katmai.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /************************************************************************
  26. * katmai.h - configuration for AMCC Katmai (440SPe)
  27. ***********************************************************************/
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*-----------------------------------------------------------------------
  31. * High Level Configuration Options
  32. *----------------------------------------------------------------------*/
  33. #define CONFIG_KATMAI 1 /* Board is Katmai */
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_440 1 /* ... PPC440 family */
  36. #define CONFIG_440SPE 1 /* Specifc SPe support */
  37. #define CONFIG_440SPE_REVA 1 /* Support old Rev A. */
  38. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  39. #define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
  40. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  41. /*
  42. * Enable this board for more than 2GB of SDRAM
  43. */
  44. #define CONFIG_PHYS_64BIT
  45. #define CONFIG_VERY_BIG_RAM
  46. /*
  47. * Include common defines/options for all AMCC eval boards
  48. */
  49. #define CONFIG_HOSTNAME katmai
  50. #include "amcc-common.h"
  51. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  52. #undef CONFIG_SHOW_BOOT_PROGRESS
  53. /*-----------------------------------------------------------------------
  54. * Base addresses -- Note these are effective addresses where the
  55. * actual resources get mapped (not physical addresses)
  56. *----------------------------------------------------------------------*/
  57. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
  58. #define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
  59. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  60. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  61. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  62. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  63. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  64. #define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  65. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  66. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  67. #define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
  68. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  69. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  70. #define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
  71. /* base address of inbound PCIe window */
  72. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  73. /* System RAM mapped to PCI space */
  74. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  75. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  76. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  77. #define CONFIG_SYS_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
  78. /*-----------------------------------------------------------------------
  79. * Initial RAM & stack pointer (placed in internal SRAM)
  80. *----------------------------------------------------------------------*/
  81. #define CONFIG_SYS_TEMP_STACK_OCM 1
  82. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  83. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  84. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  85. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  86. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  87. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  88. /*-----------------------------------------------------------------------
  89. * Serial Port
  90. *----------------------------------------------------------------------*/
  91. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  92. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  93. /*-----------------------------------------------------------------------
  94. * DDR SDRAM
  95. *----------------------------------------------------------------------*/
  96. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  97. #define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
  98. #define CONFIG_DDR_ECC 1 /* with ECC support */
  99. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* optimal value found by GDA*/
  100. #undef CONFIG_STRESS
  101. /*-----------------------------------------------------------------------
  102. * I2C
  103. *----------------------------------------------------------------------*/
  104. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  105. #define CONFIG_I2C_MULTI_BUS
  106. #define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
  107. #define IIC0_BOOTPROM_ADDR 0x50
  108. #define IIC0_ALT_BOOTPROM_ADDR 0x54
  109. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  110. #define CONFIG_SYS_I2C_EEPROM_ADDR (0x50)
  111. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  112. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  113. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  114. /* I2C bootstrap EEPROM */
  115. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
  116. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  117. #define CONFIG_4xx_CONFIG_BLOCKSIZE 8
  118. /* I2C RTC */
  119. #define CONFIG_RTC_M41T11 1
  120. #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  121. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  122. #define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
  123. /* I2C DTT */
  124. #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
  125. #define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
  126. /*
  127. * standard dtt sensor configuration - bottom bit will determine local or
  128. * remote sensor of the ADM1021, the rest determines index into
  129. * CONFIG_SYS_DTT_ADM1021 array below.
  130. */
  131. #define CONFIG_DTT_SENSORS { 0, 1 }
  132. /*
  133. * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
  134. * there will be one entry in this array for each two (dummy) sensors in
  135. * CONFIG_DTT_SENSORS.
  136. *
  137. * For Katmai board:
  138. * - only one ADM1021
  139. * - i2c addr 0x18
  140. * - conversion rate 0x02 = 0.25 conversions/second
  141. * - ALERT ouput disabled
  142. * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
  143. * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
  144. */
  145. #define CONFIG_SYS_DTT_ADM1021 { { 0x18, 0x02, 0, 1, 0, 85, 1, 0, 58} }
  146. /*-----------------------------------------------------------------------
  147. * Environment
  148. *----------------------------------------------------------------------*/
  149. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  150. /*
  151. * Default environment variables
  152. */
  153. #define CONFIG_EXTRA_ENV_SETTINGS \
  154. CONFIG_AMCC_DEF_ENV \
  155. CONFIG_AMCC_DEF_ENV_POWERPC \
  156. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  157. "kernel_addr=ff000000\0" \
  158. "fdt_addr=ff1e0000\0" \
  159. "ramdisk_addr=ff200000\0" \
  160. "pciconfighost=1\0" \
  161. "pcie_mode=RP:RP:RP\0" \
  162. ""
  163. /*
  164. * Commands additional to the ones defined in amcc-common.h
  165. */
  166. #define CONFIG_CMD_CHIP_CONFIG
  167. #define CONFIG_CMD_DATE
  168. #define CONFIG_CMD_ECCTEST
  169. #define CONFIG_CMD_EXT2
  170. #define CONFIG_CMD_FAT
  171. #define CONFIG_CMD_PCI
  172. #define CONFIG_CMD_SDRAM
  173. #define CONFIG_CMD_SNTP
  174. #define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
  175. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  176. #define CONFIG_HAS_ETH0
  177. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  178. #define CONFIG_PHY_RESET_DELAY 1000
  179. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  180. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  181. /*-----------------------------------------------------------------------
  182. * FLASH related
  183. *----------------------------------------------------------------------*/
  184. #define CONFIG_SYS_FLASH_CFI
  185. #define CONFIG_FLASH_CFI_DRIVER
  186. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  187. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  188. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  189. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  190. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  191. #undef CONFIG_SYS_FLASH_CHECKSUM
  192. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  193. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  194. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  195. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  196. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  197. /* Address and size of Redundant Environment Sector */
  198. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  199. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  200. /*-----------------------------------------------------------------------
  201. * PCI stuff
  202. *-----------------------------------------------------------------------
  203. */
  204. /* General PCI */
  205. #define CONFIG_PCI /* include pci support */
  206. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  207. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  208. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  209. /* Board-specific PCI */
  210. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  211. #undef CONFIG_SYS_PCI_MASTER_INIT
  212. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  213. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  214. /* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
  215. /*
  216. * NETWORK Support (PCI):
  217. */
  218. /* Support for Intel 82557/82559/82559ER chips. */
  219. #define CONFIG_EEPRO100
  220. /*-----------------------------------------------------------------------
  221. * Xilinx System ACE support
  222. *----------------------------------------------------------------------*/
  223. #define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
  224. #define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
  225. #define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
  226. #define CONFIG_DOS_PARTITION 1
  227. /*-----------------------------------------------------------------------
  228. * External Bus Controller (EBC) Setup
  229. *----------------------------------------------------------------------*/
  230. /* Memory Bank 0 (Flash) initialization */
  231. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  232. EBC_BXAP_TWT_ENCODE(7) | \
  233. EBC_BXAP_BCE_DISABLE | \
  234. EBC_BXAP_BCT_2TRANS | \
  235. EBC_BXAP_CSN_ENCODE(0) | \
  236. EBC_BXAP_OEN_ENCODE(0) | \
  237. EBC_BXAP_WBN_ENCODE(0) | \
  238. EBC_BXAP_WBF_ENCODE(0) | \
  239. EBC_BXAP_TH_ENCODE(0) | \
  240. EBC_BXAP_RE_DISABLED | \
  241. EBC_BXAP_SOR_DELAYED | \
  242. EBC_BXAP_BEM_WRITEONLY | \
  243. EBC_BXAP_PEN_DISABLED)
  244. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  245. EBC_BXCR_BS_16MB | \
  246. EBC_BXCR_BU_RW | \
  247. EBC_BXCR_BW_16BIT)
  248. /* Memory Bank 1 (Xilinx System ACE controller) initialization */
  249. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  250. EBC_BXAP_TWT_ENCODE(4) | \
  251. EBC_BXAP_BCE_DISABLE | \
  252. EBC_BXAP_BCT_2TRANS | \
  253. EBC_BXAP_CSN_ENCODE(0) | \
  254. EBC_BXAP_OEN_ENCODE(0) | \
  255. EBC_BXAP_WBN_ENCODE(0) | \
  256. EBC_BXAP_WBF_ENCODE(0) | \
  257. EBC_BXAP_TH_ENCODE(0) | \
  258. EBC_BXAP_RE_DISABLED | \
  259. EBC_BXAP_SOR_NONDELAYED | \
  260. EBC_BXAP_BEM_WRITEONLY | \
  261. EBC_BXAP_PEN_DISABLED)
  262. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE) | \
  263. EBC_BXCR_BS_1MB | \
  264. EBC_BXCR_BU_RW | \
  265. EBC_BXCR_BW_16BIT)
  266. /*-------------------------------------------------------------------------
  267. * Initialize EBC CONFIG -
  268. * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  269. * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  270. *-------------------------------------------------------------------------*/
  271. #define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
  272. EBC_CFG_PTD_ENABLE | \
  273. EBC_CFG_RTC_16PERCLK | \
  274. EBC_CFG_ATC_PREVIOUS | \
  275. EBC_CFG_DTC_PREVIOUS | \
  276. EBC_CFG_CTC_PREVIOUS | \
  277. EBC_CFG_OEO_PREVIOUS | \
  278. EBC_CFG_EMC_DEFAULT | \
  279. EBC_CFG_PME_DISABLE | \
  280. EBC_CFG_PR_16)
  281. /*-----------------------------------------------------------------------
  282. * GPIO Setup
  283. *----------------------------------------------------------------------*/
  284. #define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
  285. #define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
  286. #define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
  287. #define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
  288. #define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
  289. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
  290. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
  291. GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
  292. #define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  293. #define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  294. #define CONFIG_SYS_GPIO_ODR 0
  295. #endif /* __CONFIG_H */