icon.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * (C) Copyright 2009-2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * icon.h - configuration for Mosaixtech ICON (440SPe)
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_ICON 1 /* Board is icon */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_440 1 /* ... PPC440 family */
  34. #define CONFIG_440SPE 1 /* Specifc SPe support */
  35. #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
  36. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  37. #define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
  38. /*
  39. * Include common defines/options for all AMCC eval boards
  40. */
  41. #define CONFIG_HOSTNAME icon
  42. #include "amcc-common.h"
  43. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  44. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_early_init_r */
  45. /*
  46. * Base addresses -- Note these are effective addresses where the
  47. * actual resources get mapped (not physical addresses)
  48. */
  49. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* later mapped to this addr */
  50. #define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
  51. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  52. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  53. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  54. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  55. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* incr for PCIe port */
  56. #define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  57. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  58. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  59. #define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
  60. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  61. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  62. #define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
  63. /* base address of inbound PCIe window */
  64. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  65. /* System RAM mapped to PCI space */
  66. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  67. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  68. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  69. #define CONFIG_SYS_ACE_BASE 0xfb000000 /* Xilinx ACE CF */
  70. #define CONFIG_SYS_ACE_BASE_PHYS_H 0x4
  71. #define CONFIG_SYS_ACE_BASE_PHYS_L 0xfe000000
  72. #define CONFIG_SYS_FLASH_SIZE (64 << 20)
  73. #define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
  74. #define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
  75. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xEC000000
  76. #define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
  77. (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
  78. /*
  79. * Initial RAM & stack pointer (placed in internal SRAM)
  80. */
  81. #define CONFIG_SYS_TEMP_STACK_OCM 1
  82. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  83. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Init RAM */
  84. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* end used area */
  85. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* sizeof init data */
  86. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  87. CONFIG_SYS_GBL_DATA_SIZE)
  88. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  89. /*
  90. * Serial Port
  91. */
  92. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  93. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  94. /*
  95. * DDR2 SDRAM
  96. */
  97. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  98. #define SPD_EEPROM_ADDRESS { 0x51 } /* SPD I2C SPD addresses */
  99. #define CONFIG_DDR_ECC /* with ECC support */
  100. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
  101. /*
  102. * I2C
  103. */
  104. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  105. #define CONFIG_I2C_MULTI_BUS
  106. #define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
  107. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  108. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  109. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  110. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  111. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  112. /* I2C bootstrap EEPROM */
  113. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
  114. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
  115. #define CONFIG_4xx_CONFIG_BLOCKSIZE 8
  116. /* I2C RTC */
  117. #define CONFIG_RTC_M41T11
  118. #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  119. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  120. #define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
  121. /*
  122. * Video options
  123. */
  124. #define CONFIG_VIDEO
  125. #ifdef CONFIG_VIDEO
  126. #define CONFIG_VIDEO_SM501
  127. #define CONFIG_VIDEO_SM501_32BPP
  128. #define CONFIG_VIDEO_SM501_PCI
  129. #define VIDEO_FB_LITTLE_ENDIAN
  130. #define CONFIG_CFB_CONSOLE
  131. #define CONFIG_VIDEO_LOGO
  132. #define CONFIG_CONSOLE_EXTRA_INFO
  133. #define CONFIG_VGA_AS_SINGLE_DEVICE
  134. #define CONFIG_VIDEO_SW_CURSOR
  135. #define CONFIG_VIDEO_BMP_RLE8
  136. #define CONFIG_SPLASH_SCREEN
  137. #define CFG_CONSOLE_IS_IN_ENV
  138. #endif
  139. /*
  140. * Environment
  141. */
  142. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  143. /*
  144. * Default environment variables
  145. */
  146. #define CONFIG_EXTRA_ENV_SETTINGS \
  147. CONFIG_AMCC_DEF_ENV \
  148. CONFIG_AMCC_DEF_ENV_POWERPC \
  149. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  150. "kernel_addr=fc000000\0" \
  151. "fdt_addr=fc1e0000\0" \
  152. "ramdisk_addr=fc200000\0" \
  153. "pciconfighost=1\0" \
  154. "pcie_mode=RP:RP:RP\0" \
  155. ""
  156. /*
  157. * Commands additional to the ones defined in amcc-common.h
  158. */
  159. #define CONFIG_CMD_CHIP_CONFIG
  160. #define CONFIG_CMD_DATE
  161. #define CONFIG_CMD_EXT2
  162. #define CONFIG_CMD_FAT
  163. #define CONFIG_CMD_PCI
  164. #define CONFIG_CMD_SDRAM
  165. #define CONFIG_CMD_SNTP
  166. #ifdef CONFIG_VIDEO
  167. #define CONFIG_CMD_BMP
  168. #endif
  169. #define CONFIG_IBM_EMAC4_V4 /* 440SPe has this EMAC version */
  170. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  171. #define CONFIG_HAS_ETH0
  172. #define CONFIG_PHY_RESET /* reset phy upon startup */
  173. #define CONFIG_PHY_RESET_DELAY 1000
  174. #define CONFIG_CIS8201_PHY /* Enable RGMII mode for Cicada phy */
  175. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex det. */
  176. /*
  177. * FLASH related
  178. */
  179. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  180. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  181. #define CONFIG_SYS_FLASH_CFI_AMD_RESET /* Use AMD (Spansion) reset cmd */
  182. #define CONFIG_SYS_CFI_FLASH_STATUS_POLL /* use status poll method */
  183. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  184. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of banks */
  185. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors*/
  186. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* TO for Flash Erase (ms) */
  187. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* TO for Flash Write (ms) */
  188. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */
  189. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector */
  190. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  191. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  192. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Env Sector */
  193. /* Address and size of Redundant Environment Sector */
  194. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  195. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  196. /*
  197. * PCI stuff
  198. */
  199. /* General PCI */
  200. #define CONFIG_PCI /* include pci support */
  201. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  202. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  203. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  204. #define CONFIG_PCI_BOOTDELAY 1000 /* enable pci bootdelay variable*/
  205. /* Board-specific PCI */
  206. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  207. #undef CONFIG_SYS_PCI_MASTER_INIT
  208. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  209. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  210. /*
  211. * Xilinx System ACE support
  212. */
  213. #define CONFIG_SYSTEMACE /* Enable SystemACE support */
  214. #define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
  215. #define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
  216. #define CONFIG_DOS_PARTITION
  217. /*
  218. * External Bus Controller (EBC) Setup
  219. */
  220. /* Memory Bank 0 (Flash) initialization */
  221. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  222. EBC_BXAP_TWT_ENCODE(7) | \
  223. EBC_BXAP_BCE_DISABLE | \
  224. EBC_BXAP_BCT_2TRANS | \
  225. EBC_BXAP_CSN_ENCODE(0) | \
  226. EBC_BXAP_OEN_ENCODE(0) | \
  227. EBC_BXAP_WBN_ENCODE(0) | \
  228. EBC_BXAP_WBF_ENCODE(0) | \
  229. EBC_BXAP_TH_ENCODE(0) | \
  230. EBC_BXAP_RE_DISABLED | \
  231. EBC_BXAP_SOR_DELAYED | \
  232. EBC_BXAP_BEM_WRITEONLY | \
  233. EBC_BXAP_PEN_DISABLED)
  234. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  235. EBC_BXCR_BS_64MB | \
  236. EBC_BXCR_BU_RW | \
  237. EBC_BXCR_BW_16BIT)
  238. /* Memory Bank 1 (Xilinx System ACE controller) initialization */
  239. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  240. EBC_BXAP_TWT_ENCODE(4) | \
  241. EBC_BXAP_BCE_DISABLE | \
  242. EBC_BXAP_BCT_2TRANS | \
  243. EBC_BXAP_CSN_ENCODE(0) | \
  244. EBC_BXAP_OEN_ENCODE(0) | \
  245. EBC_BXAP_WBN_ENCODE(0) | \
  246. EBC_BXAP_WBF_ENCODE(0) | \
  247. EBC_BXAP_TH_ENCODE(0) | \
  248. EBC_BXAP_RE_DISABLED | \
  249. EBC_BXAP_SOR_NONDELAYED | \
  250. EBC_BXAP_BEM_WRITEONLY | \
  251. EBC_BXAP_PEN_DISABLED)
  252. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE_PHYS_L) | \
  253. EBC_BXCR_BS_1MB | \
  254. EBC_BXCR_BU_RW | \
  255. EBC_BXCR_BW_16BIT)
  256. /*
  257. * Initialize EBC CONFIG -
  258. * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  259. * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  260. */
  261. #define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
  262. EBC_CFG_PTD_ENABLE | \
  263. EBC_CFG_RTC_16PERCLK | \
  264. EBC_CFG_ATC_PREVIOUS | \
  265. EBC_CFG_DTC_PREVIOUS | \
  266. EBC_CFG_CTC_PREVIOUS | \
  267. EBC_CFG_OEO_PREVIOUS | \
  268. EBC_CFG_EMC_DEFAULT | \
  269. EBC_CFG_PME_DISABLE | \
  270. EBC_CFG_PR_16)
  271. /*
  272. * GPIO Setup
  273. */
  274. #define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
  275. #define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
  276. #define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
  277. #define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
  278. #define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
  279. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
  280. GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
  281. GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
  282. #define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  283. #define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
  284. #define CONFIG_SYS_GPIO_ODR 0
  285. #endif /* __CONFIG_H */