edminiv2.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright (C) 2010 Albert ARIBAUD <albert.aribaud@free.fr>
  3. *
  4. * Based on original Kirkwood support which is
  5. * (C) Copyright 2009
  6. * Marvell Semiconductor <www.marvell.com>
  7. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  25. * MA 02110-1301 USA
  26. */
  27. #ifndef _CONFIG_EDMINIV2_H
  28. #define _CONFIG_EDMINIV2_H
  29. /*
  30. * Version number information
  31. */
  32. #define CONFIG_IDENT_STRING " EDMiniV2"
  33. /*
  34. * High Level Configuration Options (easy to change)
  35. */
  36. #define CONFIG_MARVELL 1
  37. #define CONFIG_ARM926EJS 1 /* Basic Architecture */
  38. #define CONFIG_FEROCEON 1 /* CPU Core subversion */
  39. #define CONFIG_ORION5X 1 /* SOC Family Name */
  40. #define CONFIG_88F5182 1 /* SOC Name */
  41. #define CONFIG_MACH_EDMINIV2 1 /* Machine type */
  42. /*
  43. * CLKs configurations
  44. */
  45. #define CONFIG_SYS_HZ 1000
  46. /*
  47. * Board-specific values for Orion5x MPP low level init:
  48. * - MPPs 12 to 15 are SATA LEDs (mode 5)
  49. * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
  50. * MPP16 to MPP19, mode 0 for others
  51. */
  52. #define ORION5X_MPP0_7 0x00000003
  53. #define ORION5X_MPP8_15 0x55550000
  54. #define ORION5X_MPP16_23 0x00005555
  55. /*
  56. * Board-specific values for Orion5x GPIO low level init:
  57. * - GPIO3 is input (RTC interrupt)
  58. * - GPIO16 is Power LED control (0 = on, 1 = off)
  59. * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
  60. * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
  61. * - Last GPIO is 26, further bits are supposed to be 0.
  62. * Enable mask has ones for INPUT, 0 for OUTPUT.
  63. * Default is LED ON.
  64. */
  65. #define ORION5X_GPIO_OUT_ENABLE 0x03fcffff
  66. #define ORION5X_GPIO_OUT_VALUE 0x03fcffff
  67. /*
  68. * NS16550 Configuration
  69. */
  70. #define CONFIG_SYS_NS16550
  71. #define CONFIG_SYS_NS16550_SERIAL
  72. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  73. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
  74. #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
  75. /*
  76. * Serial Port configuration
  77. * The following definitions let you select what serial you want to use
  78. * for your console driver.
  79. */
  80. #define CONFIG_CONS_INDEX 1 /*Console on UART0 */
  81. #define CONFIG_BAUDRATE 115200
  82. #define CONFIG_SYS_BAUDRATE_TABLE \
  83. { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
  84. /*
  85. * FLASH configuration
  86. */
  87. #define CONFIG_SYS_FLASH_CFI
  88. #define CONFIG_FLASH_CFI_DRIVER
  89. #define CONFIG_FLASH_CFI_LEGACY
  90. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  91. #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
  92. #define CONFIG_SYS_FLASH_BASE 0xfff80000
  93. #define CONFIG_SYS_FLASH_SECTSZ \
  94. {16384, 8192, 8192, 32768, \
  95. 65536, 65536, 65536, 65536, 65536, 65536, 65536}
  96. /* auto boot */
  97. #define CONFIG_BOOTDELAY 3 /* default enable autoboot */
  98. /*
  99. * For booting Linux, the board info and command line data
  100. * have to be in the first 8 MB of memory, since this is
  101. * the maximum mapped by the Linux kernel during initialization.
  102. */
  103. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  104. #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
  105. #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
  106. #define CONFIG_SYS_PROMPT "EDMiniV2> " /* Command Prompt */
  107. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
  108. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  109. +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */
  110. /*
  111. * Commands configuration - using default command set for now
  112. */
  113. #include <config_cmd_default.h>
  114. #define CONFIG_CMD_IDE
  115. #define CONFIG_CMD_I2C
  116. /*
  117. * Network
  118. */
  119. #ifdef CONFIG_CMD_NET
  120. #define CONFIG_MVGBE /* Enable Marvell GbE Driver */
  121. #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
  122. #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
  123. #define CONFIG_PHY_BASE_ADR 0x8
  124. #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
  125. #define CONFIG_NETCONSOLE /* include NetConsole support */
  126. #define CONFIG_NET_MULTI /* specify more that one ports available */
  127. #define CONFIG_MII /* expose smi ove miiphy interface */
  128. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
  129. #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
  130. #endif
  131. /*
  132. * IDE
  133. */
  134. #ifdef CONFIG_CMD_IDE
  135. #define __io
  136. #define CONFIG_IDE_PREINIT
  137. #define CONFIG_DOS_PARTITION
  138. #define CONFIG_CMD_EXT2
  139. /* ED Mini V has an IDE-compatible SATA connector for port 1 */
  140. #define CONFIG_MVSATA_IDE
  141. #define CONFIG_MVSATA_IDE_USE_PORT1
  142. /* Needs byte-swapping for ATA data register */
  143. #define CONFIG_IDE_SWAP_IO
  144. /* Data, registers and alternate blocks are at the same offset */
  145. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
  146. #define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
  147. #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
  148. /* Each 8-bit ATA register is aligned to a 4-bytes address */
  149. #define CONFIG_SYS_ATA_STRIDE 4
  150. /* Controller supports 48-bits LBA addressing */
  151. #define CONFIG_LBA48
  152. /* A single bus, a single device */
  153. #define CONFIG_SYS_IDE_MAXBUS 1
  154. #define CONFIG_SYS_IDE_MAXDEVICE 1
  155. /* ATA registers base is at SATA controller base */
  156. #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
  157. /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
  158. #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
  159. /* end of IDE defines */
  160. #endif /* CMD_IDE */
  161. /*
  162. * I2C related stuff
  163. */
  164. #ifdef CONFIG_CMD_I2C
  165. #define CONFIG_I2C_MVTWSI
  166. #define CONFIG_I2C_MVTWSI_BASE ORION5X_TWSI_BASE
  167. #define CONFIG_SYS_I2C_SLAVE 0x0
  168. #define CONFIG_SYS_I2C_SPEED 100000
  169. #endif
  170. /*
  171. * Environment variables configurations
  172. */
  173. #define CONFIG_ENV_IS_IN_FLASH 1
  174. #define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
  175. #define CONFIG_ENV_SIZE 0x2000
  176. #define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
  177. /*
  178. * Size of malloc() pool
  179. */
  180. #define CONFIG_SYS_MALLOC_LEN (1024 * 128) /* 128kB for malloc() */
  181. /* size in bytes reserved for initial data */
  182. #define CONFIG_SYS_GBL_DATA_SIZE 128
  183. /*
  184. * Other required minimal configurations
  185. */
  186. #define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
  187. #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
  188. #define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
  189. #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
  190. #define CONFIG_NR_DRAM_BANKS 1
  191. #define CONFIG_STACKSIZE 0x00100000
  192. #define CONFIG_SYS_LOAD_ADDR 0x00800000
  193. #define CONFIG_SYS_MEMTEST_START 0x00400000
  194. #define CONFIG_SYS_MEMTEST_END 0x007fffff
  195. #define CONFIG_SYS_RESET_ADDRESS 0xffff0000
  196. #define CONFIG_SYS_MAXARGS 16
  197. #endif /* _CONFIG_EDMINIV2_H */