eNET.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * (C) Copyright 2008
  3. * Graeme Russ, graeme.russ@gmail.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <asm/ibmpc.h>
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * Stuff still to be dealt with -
  31. */
  32. #define CONFIG_RTC_MC146818
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define DEBUG_PARSER
  38. #define CONFIG_X86 1 /* Intel X86 CPU */
  39. #define CONFIG_SYS_SC520 1 /* AMD SC520 */
  40. #define CONFIG_SYS_SC520_SSI
  41. #define CONFIG_SHOW_BOOT_PROGRESS 1
  42. #define CONFIG_LAST_STAGE_INIT 1
  43. /*
  44. * If CONFIG_HW_WATCHDOG is not defined, the watchdog jumper on the
  45. * bottom (processor) board MUST be removed!
  46. */
  47. #undef CONFIG_WATCHDOG
  48. #define CONFIG_HW_WATCHDOG
  49. /*-----------------------------------------------------------------------
  50. * Serial Configuration
  51. */
  52. #define CONFIG_SERIAL_MULTI
  53. #define CONFIG_CONS_INDEX 1
  54. #define CONFIG_SYS_NS16550
  55. #define CONFIG_SYS_NS16550_SERIAL
  56. #define CONFIG_SYS_NS16550_REG_SIZE 1
  57. #define CONFIG_SYS_NS16550_CLK 1843200
  58. #define CONFIG_BAUDRATE 9600
  59. #define CONFIG_SYS_BAUDRATE_TABLE \
  60. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  61. #define CONFIG_SYS_NS16550_COM1 UART0_BASE
  62. #define CONFIG_SYS_NS16550_COM2 UART1_BASE
  63. #define CONFIG_SYS_NS16550_COM3 (0x1000 + UART0_BASE)
  64. #define CONFIG_SYS_NS16550_COM4 (0x1000 + UART1_BASE)
  65. #define CONFIG_SYS_NS16550_PORT_MAPPED
  66. /*-----------------------------------------------------------------------
  67. * Video Configuration
  68. */
  69. #undef CONFIG_VIDEO /* No Video Hardware */
  70. #undef CONFIG_CFB_CONSOLE
  71. /*
  72. * Size of malloc() pool
  73. */
  74. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  75. /*-----------------------------------------------------------------------
  76. * Command line configuration.
  77. */
  78. #include <config_cmd_default.h>
  79. #define CONFIG_CMD_BDI /* bdinfo */
  80. #define CONFIG_CMD_BOOTD /* bootd */
  81. #define CONFIG_CMD_CONSOLE /* coninfo */
  82. #define CONFIG_CMD_ECHO /* echo arguments */
  83. #define CONFIG_CMD_FLASH /* flinfo, erase, protect */
  84. #define CONFIG_CMD_FPGA /* FPGA configuration Support */
  85. #define CONFIG_CMD_IMI /* iminfo */
  86. #define CONFIG_CMD_IMLS /* List all found images */
  87. #define CONFIG_CMD_IRQ /* IRQ Information */
  88. #define CONFIG_CMD_ITEST /* Integer (and string) test */
  89. #define CONFIG_CMD_LOADB /* loadb */
  90. #define CONFIG_CMD_LOADS /* loads */
  91. #define CONFIG_CMD_MEMORY /* md mm nm mw cp cmp crc base loop mtest */
  92. #define CONFIG_CMD_MISC /* Misc functions like sleep etc*/
  93. #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  94. #undef CONFIG_CMD_NFS /* NFS support */
  95. #define CONFIG_CMD_PCI /* PCI support */
  96. #define CONFIG_CMD_PING /* ICMP echo support */
  97. #define CONFIG_CMD_RUN /* run command in env variable */
  98. #define CONFIG_CMD_SAVEENV /* saveenv */
  99. #define CONFIG_CMD_SETGETDCR /* DCR support on 4xx */
  100. #define CONFIG_CMD_SOURCE /* "source" command Support */
  101. #define CONFIG_CMD_XIMG /* Load part of Multi Image */
  102. #define CONFIG_BOOTDELAY 15
  103. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600"
  104. /* #define CONFIG_BOOTCOMMAND "bootm 38000000" */
  105. #if defined(CONFIG_CMD_KGDB)
  106. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  107. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  108. #endif
  109. /*
  110. * Miscellaneous configurable options
  111. */
  112. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  113. #define CONFIG_SYS_PROMPT "boot > " /* Monitor Command Prompt */
  114. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  115. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  116. sizeof(CONFIG_SYS_PROMPT) + \
  117. 16) /* Print Buffer Size */
  118. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  119. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  120. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  121. #define CONFIG_SYS_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
  122. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  123. #define CONFIG_SYS_HZ 1000 /* incrementer freq: 1kHz */
  124. /*-----------------------------------------------------------------------
  125. * SDRAM Configuration
  126. */
  127. #define CONFIG_SYS_SDRAM_DRCTMCTL 0x18
  128. #define CONFIG_NR_DRAM_BANKS 4
  129. /* CONFIG_SYS_SDRAM_DRCTMCTL Overrides the following*/
  130. #undef CONFIG_SYS_SDRAM_PRECHARGE_DELAY
  131. #undef CONFIG_SYS_SDRAM_REFRESH_RATE
  132. #undef CONFIG_SYS_SDRAM_RAS_CAS_DELAY
  133. #undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T
  134. #undef CONFIG_SYS_SDRAM_CAS_LATENCY_3T
  135. /*-----------------------------------------------------------------------
  136. * CPU Features
  137. */
  138. #define CONFIG_SYS_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
  139. #define CONFIG_SYS_SC520_RESET /* use SC520 MMCR's to reset cpu */
  140. #define CONFIG_SYS_SC520_TIMER /* use SC520 swtimers */
  141. #undef CONFIG_SYS_GENERIC_TIMER /* use the i8254 PIT timers */
  142. #undef CONFIG_SYS_TSC_TIMER /* use the Pentium TSC timers */
  143. #define CONFIG_SYS_USE_SIO_UART 0 /* prefer the uarts on the SIO to those
  144. * in the SC520 on the CDP */
  145. #define CONFIG_SYS_PCAT_INTERRUPTS
  146. #define CONFIG_SYS_NUM_IRQS 16
  147. /*-----------------------------------------------------------------------
  148. * Memory organization
  149. */
  150. #define CONFIG_SYS_STACK_SIZE 0x8000 /* Size of bootloader stack */
  151. #define CONFIG_SYS_BL_START_FLASH 0x38040000 /* Address of relocated code */
  152. #define CONFIG_SYS_BL_START_RAM 0x03fd0000 /* Address of relocated code */
  153. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  154. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  155. #define CONFIG_SYS_FLASH_BASE 0x38000000 /* Boot Flash */
  156. #define CONFIG_SYS_FLASH_BASE_1 0x10000000 /* StrataFlash 1 */
  157. #define CONFIG_SYS_FLASH_BASE_2 0x11000000 /* StrataFlash 2 */
  158. /* timeout values are in ticks */
  159. #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  160. #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  161. /* allow to overwrite serial and ethaddr */
  162. #define CONFIG_ENV_OVERWRITE
  163. /*-----------------------------------------------------------------------
  164. * FLASH configuration
  165. */
  166. #define CONFIG_FLASH_CFI_DRIVER /* Use the common driver */
  167. #define CONFIG_FLASH_CFI_LEGACY
  168. #define CONFIG_SYS_FLASH_CFI /* Flash is CFI conformant */
  169. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max number of memory banks */
  170. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
  171. CONFIG_SYS_FLASH_BASE_1, \
  172. CONFIG_SYS_FLASH_BASE_2}
  173. #define CONFIG_SYS_FLASH_EMPTY_INFO
  174. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  175. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  176. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
  177. #define CONFIG_SYS_FLASH_LEGACY_512Kx8
  178. /*-----------------------------------------------------------------------
  179. * Environment configuration
  180. */
  181. #define CONFIG_ENV_IS_IN_FLASH 1
  182. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  183. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  184. #define CONFIG_ENV_ADDR CONFIG_SYS_FLASH_BASE_1
  185. /* Redundant Copy */
  186. #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE_1 + \
  187. CONFIG_ENV_SECT_SIZE)
  188. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SECT_SIZE
  189. /*-----------------------------------------------------------------------
  190. * PCI configuration
  191. */
  192. #define CONFIG_PCI /* include pci support */
  193. #define CONFIG_PCI_PNP /* pci plug-and-play */
  194. #define CONFIG_SYS_FIRST_PCI_IRQ 10
  195. #define CONFIG_SYS_SECOND_PCI_IRQ 9
  196. #define CONFIG_SYS_THIRD_PCI_IRQ 11
  197. #define CONFIG_SYS_FORTH_PCI_IRQ 15
  198. /*
  199. * Network device (TRL8100B) support
  200. */
  201. #define CONFIG_NET_MULTI
  202. #define CONFIG_RTL8139
  203. /*-----------------------------------------------------------------------
  204. * FPGA configuration
  205. */
  206. #define CONFIG_SYS_FPGA_PROGRAM_PIO_BIT 0x2000
  207. #define CONFIG_SYS_FPGA_INIT_PIO_BIT 0x4000
  208. #define CONFIG_SYS_FPGA_DONE_PIO_BIT 0x8000
  209. #define CONFIG_SYS_FPGA_PIO_DATA SC520_PIODATA31_16
  210. #define CONFIG_SYS_FPGA_PIO_DIRECTION SC520_PIODIR31_16
  211. #define CONFIG_SYS_FPGA_PIO_CLR SC520_PIOCLR31_16
  212. #define CONFIG_SYS_FPGA_PIO_SET SC520_PIOSET31_16
  213. #define CONFIG_SYS_FPGA_PROGRAM_BIT_DROP_TIME 1 /* milliseconds */
  214. #define CONFIG_SYS_FPGA_MAX_INIT_TIME 10 /* milliseconds */
  215. #define CONFIG_SYS_FPGA_MAX_FINALISE_TIME 10 /* milliseconds */
  216. #define CONFIG_SYS_FPGA_SSI_DATA_RATE 8333 /* kHz (33.3333MHz xtal) */
  217. #ifndef __ASSEMBLER__
  218. extern unsigned long ip;
  219. #define PRINTIP asm ("call 0\n" \
  220. "0:\n" \
  221. "pop %%eax\n" \
  222. "movl %%eax, %0\n" \
  223. :"=r"(ip) \
  224. : /* No Input Registers */ \
  225. :"%eax"); \
  226. printf("IP: 0x%08lx (File: %s, Line: %d)\n", ip, __FILE__, __LINE__);
  227. #endif
  228. #endif /* __CONFIG_H */