debris.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Sangmoon Kim, Etin Systems, dogoil@etinsys.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  30. /* Environments */
  31. /* bootargs */
  32. #define CONFIG_BOOTARGS \
  33. "console=ttyS0,9600 init=/linuxrc " \
  34. "root=/dev/nfs rw nfsroot=192.168.0.1:" \
  35. "/tftpboot/target " \
  36. "ip=192.168.0.2:192.168.0.1:192.168.0.1:" \
  37. "255.255.255.0:debris:eth0:none " \
  38. "mtdparts=phys:12m(root),-(kernel)"
  39. /* bootcmd */
  40. #define CONFIG_BOOTCOMMAND \
  41. "tftp 800000 pImage; " \
  42. "setenv bootargs console=ttyS0,9600 init=/linuxrc " \
  43. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  44. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  45. "${netmask}:${hostname}:eth0:none " \
  46. "mtdparts=phys:12m(root),-(kernel); " \
  47. "bootm 800000"
  48. /* bootdelay */
  49. #define CONFIG_BOOTDELAY 5 /* autoboot 5s */
  50. /* baudrate */
  51. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  52. /* loads_echo */
  53. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  54. /* ethaddr */
  55. #undef CONFIG_ETHADDR
  56. /* eth2addr */
  57. #undef CONFIG_ETH2ADDR
  58. /* eth3addr */
  59. #undef CONFIG_ETH3ADDR
  60. /* ipaddr */
  61. #define CONFIG_IPADDR 192.168.0.2
  62. /* serverip */
  63. #define CONFIG_SERVERIP 192.168.0.1
  64. /* autoload */
  65. #undef CONFIG_SYS_AUTOLOAD
  66. /* rootpath */
  67. #define CONFIG_ROOTPATH /tftpboot/target
  68. /* gatewayip */
  69. #define CONFIG_GATEWAYIP 192.168.0.1
  70. /* netmask */
  71. #define CONFIG_NETMASK 255.255.255.0
  72. /* hostname */
  73. #define CONFIG_HOSTNAME debris
  74. /* bootfile */
  75. #define CONFIG_BOOTFILE pImage
  76. /* loadaddr */
  77. #define CONFIG_LOADADDR 800000
  78. /* preboot */
  79. #undef CONFIG_PREBOOT
  80. /* clocks_in_mhz */
  81. #undef CONFIG_CLOCKS_IN_MHZ
  82. /*
  83. * High Level Configuration Options
  84. * (easy to change)
  85. */
  86. #define CONFIG_MPC824X 1
  87. #define CONFIG_MPC8245 1
  88. #define CONFIG_DEBRIS 1
  89. #if 0
  90. #define USE_DINK32 1
  91. #else
  92. #undef USE_DINK32
  93. #endif
  94. #define CONFIG_CONS_INDEX 1
  95. #define CONFIG_BAUDRATE 9600
  96. #define CONFIG_DRAM_SPEED 100 /* MHz */
  97. /*
  98. * BOOTP options
  99. */
  100. #define CONFIG_BOOTP_BOOTFILESIZE
  101. #define CONFIG_BOOTP_BOOTPATH
  102. #define CONFIG_BOOTP_GATEWAY
  103. #define CONFIG_BOOTP_HOSTNAME
  104. /*
  105. * Command line configuration.
  106. */
  107. #include <config_cmd_default.h>
  108. #define CONFIG_CMD_ASKENV
  109. #define CONFIG_CMD_CACHE
  110. #define CONFIG_CMD_DATE
  111. #define CONFIG_CMD_DHCP
  112. #define CONFIG_CMD_DIAG
  113. #define CONFIG_CMD_EEPROM
  114. #define CONFIG_CMD_ELF
  115. #define CONFIG_CMD_I2C
  116. #define CONFIG_CMD_JFFS2
  117. #define CONFIG_CMD_KGBD
  118. #define CONFIG_CMD_PCI
  119. #define CONFIG_CMD_PING
  120. #define CONFIG_CMD_SAVES
  121. #define CONFIG_CMD_SDRAM
  122. /*
  123. * Miscellaneous configurable options
  124. */
  125. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  126. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  127. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  128. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  129. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  130. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  131. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  132. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  133. /*-----------------------------------------------------------------------
  134. * PCI stuff
  135. *-----------------------------------------------------------------------
  136. */
  137. #define CONFIG_PCI /* include pci support */
  138. #define CONFIG_PCI_PNP
  139. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  140. #define CONFIG_EEPRO100
  141. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  142. #define CONFIG_EEPRO100_SROM_WRITE
  143. #define PCI_ENET0_IOADDR 0x80000000
  144. #define PCI_ENET0_MEMADDR 0x80000000
  145. #define PCI_ENET1_IOADDR 0x81000000
  146. #define PCI_ENET1_MEMADDR 0x81000000
  147. /*-----------------------------------------------------------------------
  148. * Start addresses for the final memory configuration
  149. * (Set up by the startup code)
  150. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  151. */
  152. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  153. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  154. #define CONFIG_VERY_BIG_RAM
  155. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  156. #if defined (USE_DINK32)
  157. #define CONFIG_SYS_MONITOR_LEN 0x00040000
  158. #define CONFIG_SYS_MONITOR_BASE 0x00090000
  159. #define CONFIG_SYS_RAMBOOT 1
  160. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  161. #define CONFIG_SYS_INIT_RAM_END 0x10000
  162. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  163. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  164. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  165. #else
  166. #undef CONFIG_SYS_RAMBOOT
  167. #define CONFIG_SYS_MONITOR_LEN 0x00040000
  168. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  169. /*#define CONFIG_SYS_GBL_DATA_SIZE 256*/
  170. #define CONFIG_SYS_GBL_DATA_SIZE 128
  171. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  172. #define CONFIG_SYS_INIT_RAM_END 0x1000
  173. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  174. #endif
  175. #define CONFIG_SYS_FLASH_BASE 0x7C000000
  176. #define CONFIG_SYS_FLASH_SIZE (16*1024*1024) /* debris has tiny eeprom */
  177. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  178. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  179. #define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  180. #define CONFIG_SYS_EUMB_ADDR 0xFC000000
  181. #define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
  182. #define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
  183. #define FLASH_BASE0_PRELIM 0x7C000000 /* debris flash */
  184. /*
  185. * JFFS2 partitions
  186. *
  187. */
  188. /* No command line, one static partition, whole device */
  189. #undef CONFIG_CMD_MTDPARTS
  190. #define CONFIG_JFFS2_DEV "nor0"
  191. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  192. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  193. /* mtdparts command line support */
  194. /* Use first bank for JFFS2, second bank contains U-Boot.
  195. *
  196. * Note: fake mtd_id's used, no linux mtd map file.
  197. */
  198. /*
  199. #define CONFIG_CMD_MTDPARTS
  200. #define MTDIDS_DEFAULT "nor0=debris-0"
  201. #define MTDPARTS_DEFAULT "mtdparts=debris-0:-(jffs2)"
  202. */
  203. #define CONFIG_ENV_IS_IN_NVRAM 1
  204. #define CONFIG_ENV_OVERWRITE 1
  205. #define CONFIG_SYS_NVRAM_ACCESS_ROUTINE 1
  206. #define CONFIG_ENV_ADDR 0xFF000000 /* right at the start of NVRAM */
  207. #define CONFIG_ENV_SIZE 0x400 /* Size of the Environment - 8K */
  208. #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
  209. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xff000000
  210. /*
  211. * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_VXWORKS_OFFS =
  212. * NV_RAM_ADDRS + NV_BOOT_OFFSET + NV_ENET_OFFSET
  213. */
  214. #define CONFIG_SYS_NVRAM_VXWORKS_OFFS 0x6900
  215. /*
  216. * select i2c support configuration
  217. *
  218. * Supported configurations are {none, software, hardware} drivers.
  219. * If the software driver is chosen, there are some additional
  220. * configuration items that the driver uses to drive the port pins.
  221. */
  222. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  223. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  224. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  225. #define CONFIG_SYS_I2C_SLAVE 0x7F
  226. #ifdef CONFIG_SOFT_I2C
  227. #error "Soft I2C is not configured properly. Please review!"
  228. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  229. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  230. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  231. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  232. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  233. else iop->pdat &= ~0x00010000
  234. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  235. else iop->pdat &= ~0x00020000
  236. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  237. #endif /* CONFIG_SOFT_I2C */
  238. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  239. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  240. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  241. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  242. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  243. #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM }
  244. /*-----------------------------------------------------------------------
  245. * Definitions for initial stack pointer and data area (in DPRAM)
  246. */
  247. /*
  248. * NS16550 Configuration
  249. */
  250. #define CONFIG_SYS_NS16550
  251. #define CONFIG_SYS_NS16550_SERIAL
  252. #define CONFIG_SYS_NS16550_REG_SIZE 1
  253. #define CONFIG_SYS_NS16550_CLK 7372800
  254. #define CONFIG_SYS_NS16550_COM1 0xFF080000
  255. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_NS16550_COM1 + 8)
  256. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_NS16550_COM1 + 16)
  257. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_NS16550_COM1 + 24)
  258. /*
  259. * Low Level Configuration Settings
  260. * (address mappings, register initial values, etc.)
  261. * You should know what you are doing if you make changes here.
  262. */
  263. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  264. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
  265. #define CONFIG_SYS_DLL_EXTEND 0x00
  266. #define CONFIG_SYS_PCI_HOLD_DEL 0x20
  267. #define CONFIG_SYS_ROMNAL 15 /* rom/flash next access time */
  268. #define CONFIG_SYS_ROMFAL 31 /* rom/flash access time */
  269. #define CONFIG_SYS_REFINT 430 /* # of clocks between CBR refresh cycles */
  270. #define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
  271. /* the following are for SDRAM only*/
  272. #define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  273. #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
  274. #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
  275. #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
  276. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  277. #define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
  278. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  279. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  280. #if 0
  281. #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
  282. #endif
  283. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
  284. #define CONFIG_SYS_EXTROM 1
  285. #define CONFIG_SYS_REGDIMM 0
  286. /* memory bank settings*/
  287. /*
  288. * only bits 20-29 are actually used from these vales to set the
  289. * start/end address the upper two bits will be 0, and the lower 20
  290. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  291. * end address
  292. */
  293. #define CONFIG_SYS_BANK0_START 0x00000000
  294. #define CONFIG_SYS_BANK0_END (0x4000000 - 1)
  295. #define CONFIG_SYS_BANK0_ENABLE 1
  296. #define CONFIG_SYS_BANK1_START 0x04000000
  297. #define CONFIG_SYS_BANK1_END (0x8000000 - 1)
  298. #define CONFIG_SYS_BANK1_ENABLE 1
  299. #define CONFIG_SYS_BANK2_START 0x3ff00000
  300. #define CONFIG_SYS_BANK2_END 0x3fffffff
  301. #define CONFIG_SYS_BANK2_ENABLE 0
  302. #define CONFIG_SYS_BANK3_START 0x3ff00000
  303. #define CONFIG_SYS_BANK3_END 0x3fffffff
  304. #define CONFIG_SYS_BANK3_ENABLE 0
  305. #define CONFIG_SYS_BANK4_START 0x00000000
  306. #define CONFIG_SYS_BANK4_END 0x00000000
  307. #define CONFIG_SYS_BANK4_ENABLE 0
  308. #define CONFIG_SYS_BANK5_START 0x00000000
  309. #define CONFIG_SYS_BANK5_END 0x00000000
  310. #define CONFIG_SYS_BANK5_ENABLE 0
  311. #define CONFIG_SYS_BANK6_START 0x00000000
  312. #define CONFIG_SYS_BANK6_END 0x00000000
  313. #define CONFIG_SYS_BANK6_ENABLE 0
  314. #define CONFIG_SYS_BANK7_START 0x00000000
  315. #define CONFIG_SYS_BANK7_END 0x00000000
  316. #define CONFIG_SYS_BANK7_ENABLE 0
  317. /*
  318. * Memory bank enable bitmask, specifying which of the banks defined above
  319. are actually present. MSB is for bank #7, LSB is for bank #0.
  320. */
  321. #define CONFIG_SYS_BANK_ENABLE 0x01
  322. #define CONFIG_SYS_ODCR 0x75 /* configures line driver impedances, */
  323. /* see 8240 book for bit definitions */
  324. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
  325. /* currently accessed page in memory */
  326. /* see 8240 book for details */
  327. /* SDRAM 0 - 256MB */
  328. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  329. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  330. /* stack in DCACHE @ 1GB (no backing mem) */
  331. #if defined(USE_DINK32)
  332. #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
  333. #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
  334. #else
  335. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  336. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  337. #endif
  338. /* PCI memory */
  339. #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  340. #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  341. /* Flash, config addrs, etc */
  342. #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  343. #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  344. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  345. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  346. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  347. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  348. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  349. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  350. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  351. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  352. /*
  353. * For booting Linux, the board info and command line data
  354. * have to be in the first 8 MB of memory, since this is
  355. * the maximum mapped by the Linux kernel during initialization.
  356. */
  357. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  358. /*-----------------------------------------------------------------------
  359. * FLASH organization
  360. */
  361. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  362. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  363. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  364. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  365. /*-----------------------------------------------------------------------
  366. * Cache Configuration
  367. */
  368. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  369. #if defined(CONFIG_CMD_KGDB)
  370. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  371. #endif
  372. /* values according to the manual */
  373. #define CONFIG_DRAM_50MHZ 1
  374. #define CONFIG_SDRAM_50MHZ
  375. #define CONFIG_DISK_SPINUP_TIME 1000000
  376. #endif /* __CONFIG_H */