csb637.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * (C) Copyright 2005 REA Elektronik GmbH <www.rea.de>
  3. * Anders Larsen <alarsen@rea.de>
  4. *
  5. * Configuation settings for the Cogent CSB637 board.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_AT91_LEGACY
  28. /* ARM asynchronous clock */
  29. #define AT91C_MAIN_CLOCK 184320000 /* from 3.6864 MHz crystal (3686400 * 50) */
  30. #define AT91C_MASTER_CLOCK 46080000 /* (AT91C_MAIN_CLOCK/4) peripheral clock */
  31. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  32. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  33. #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
  34. #define CONFIG_CSB637 1 /* on a CSB637 board */
  35. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  36. #define USE_920T_MMU 1
  37. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  38. #define CONFIG_SETUP_MEMORY_TAGS 1
  39. #define CONFIG_INITRD_TAG 1
  40. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  41. #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
  42. /* flash */
  43. #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
  44. #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
  45. /* clocks */
  46. #define CONFIG_SYS_PLLAR_VAL 0x2031BE01 /* 184.320000 MHz for PCK */
  47. #define CONFIG_SYS_PLLBR_VAL 0x128A3E19 /* 47.996928 MHz (divider by 2 for USB) */
  48. #define CONFIG_SYS_MCKR_VAL 0x00000302 /* PCK/4 = MCK Master Clock = 46.080000 MHz from PLLA */
  49. /* sdram */
  50. #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
  51. #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
  52. #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
  53. #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
  54. #define CONFIG_SYS_SDRC_CR_VAL 0x21914159 /* set up the CONFIG_SYS_SDRAM */
  55. #define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
  56. #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
  57. #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
  58. #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
  59. #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
  60. #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  61. #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  62. #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  63. #else
  64. #define CONFIG_SKIP_RELOCATE_UBOOT
  65. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  66. /*
  67. * Size of malloc() pool
  68. */
  69. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  70. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  71. #define CONFIG_BAUDRATE 115200
  72. #define CONFIG_SYS_AT91C_BRGR_DIVISOR 75 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
  73. /*
  74. * Hardware drivers
  75. */
  76. /* define one of these to choose the DBGU, USART0 or USART1 as console */
  77. #define CONFIG_AT91RM9200_USART
  78. #define CONFIG_DBGU
  79. #undef CONFIG_USART0
  80. #undef CONFIG_USART1
  81. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  82. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  83. #define CONFIG_BOOTDELAY 3
  84. /* #define CONFIG_ENV_OVERWRITE 1 */
  85. /*
  86. * BOOTP options
  87. */
  88. #define CONFIG_BOOTP_BOOTFILESIZE
  89. #define CONFIG_BOOTP_BOOTPATH
  90. #define CONFIG_BOOTP_GATEWAY
  91. #define CONFIG_BOOTP_HOSTNAME
  92. /*
  93. * Command line configuration.
  94. */
  95. #include <config_cmd_default.h>
  96. #define CONFIG_CMD_DHCP
  97. #define CONFIG_CMD_JFFS2
  98. #define CONFIG_CMD_PING
  99. #define CONFIG_NR_DRAM_BANKS 1
  100. #define PHYS_SDRAM 0x20000000
  101. #define PHYS_SDRAM_SIZE 0x4000000 /* 64 megs */
  102. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
  103. #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 512*1024 - 4
  104. #define CONFIG_SYS_ALT_MEMTEST 1
  105. #define CONFIG_SYS_MEMTEST_SCRATCH CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 4
  106. #define CONFIG_NET_MULTI 1
  107. #ifdef CONFIG_NET_MULTI
  108. #define CONFIG_DRIVER_AT91EMAC 1
  109. #define CONFIG_SYS_RX_ETH_BUFFER 8
  110. #else
  111. #define CONFIG_DRIVER_ETHER 1
  112. #endif
  113. #define CONFIG_NET_RETRY_COUNT 20
  114. #undef CONFIG_AT91C_USE_RMII
  115. #undef CONFIG_HAS_DATAFLASH
  116. #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
  117. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 0
  118. #define CONFIG_SYS_MAX_DATAFLASH_PAGES 16384
  119. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  120. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  121. /*
  122. * FLASH Device configuration
  123. */
  124. #define PHYS_FLASH_1 0x10000000
  125. #define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
  126. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  127. #define CONFIG_SYS_FLASH_CFI 1 /* flash is CFI conformant */
  128. #define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
  129. #define CONFIG_SYS_FLASH_EMPTY_INFO
  130. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  131. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
  132. #define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
  133. #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
  134. #define CONFIG_SYS_MAX_FLASH_SECT 64
  135. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  136. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 3
  137. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  138. #undef CONFIG_ENV_IS_IN_DATAFLASH
  139. #ifdef CONFIG_ENV_IS_IN_DATAFLASH
  140. #define CONFIG_ENV_OFFSET 0x20000
  141. #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
  142. #define CONFIG_ENV_SIZE 0x2000 /* 0x8000 */
  143. #else
  144. #define CONFIG_ENV_IS_IN_FLASH 1
  145. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x20000) /* after u-boot.bin */
  146. #define CONFIG_ENV_SIZE 0x20000 /* sectors are 128K here */
  147. #endif /* CONFIG_ENV_IS_IN_DATAFLASH */
  148. #define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
  149. #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
  150. #define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */
  151. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  152. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  153. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  154. #define CONFIG_SYS_HZ 1000
  155. #define CONFIG_SYS_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
  156. /* AT91C_TC_TIMER_DIV1_CLOCK */
  157. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  158. #ifdef CONFIG_USE_IRQ
  159. #error CONFIG_USE_IRQ not supported
  160. #endif
  161. #endif