corenet_ds.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include "../board/freescale/common/ics307_clk.h"
  28. /* High Level Configuration Options */
  29. #define CONFIG_BOOKE
  30. #define CONFIG_E500 /* BOOKE e500 family */
  31. #define CONFIG_E500MC /* BOOKE e500mc family */
  32. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  33. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  34. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  35. #define CONFIG_MP /* support multiple processors */
  36. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  37. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  38. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  39. #define CONFIG_PCI /* Enable PCI/PCIE */
  40. #define CONFIG_PCIE1 /* PCIE controler 1 */
  41. #define CONFIG_PCIE2 /* PCIE controler 2 */
  42. #define CONFIG_PCIE3 /* PCIE controler 3 */
  43. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  44. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  45. #define CONFIG_SYS_HAS_SERDES /* has SERDES */
  46. #define CONFIG_SRIO1 /* SRIO port 1 */
  47. #define CONFIG_SRIO2 /* SRIO port 2 */
  48. #define CONFIG_FSL_LAW /* Use common FSL init code */
  49. #define CONFIG_ENV_OVERWRITE
  50. #ifdef CONFIG_SYS_NO_FLASH
  51. #define CONFIG_ENV_IS_NOWHERE
  52. #else
  53. #define CONFIG_ENV_IS_IN_FLASH
  54. #define CONFIG_FLASH_CFI_DRIVER
  55. #define CONFIG_SYS_FLASH_CFI
  56. #endif
  57. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  58. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  59. /*
  60. * These can be toggled for performance analysis, otherwise use default.
  61. */
  62. #define CONFIG_SYS_CACHE_STASHING
  63. #define CONFIG_BACKSIDE_L2_CACHE
  64. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  65. #define CONFIG_BTB /* toggle branch predition */
  66. /*#define CONFIG_DDR_ECC*/
  67. #ifdef CONFIG_DDR_ECC
  68. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  69. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  70. #endif
  71. #define CONFIG_ENABLE_36BIT_PHYS
  72. #ifdef CONFIG_PHYS_64BIT
  73. #define CONFIG_ADDR_MAP
  74. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  75. #endif
  76. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  77. #define CONFIG_SYS_MEMTEST_END 0x00400000
  78. #define CONFIG_SYS_ALT_MEMTEST
  79. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  80. /*
  81. * Base addresses -- Note these are effective addresses where the
  82. * actual resources get mapped (not physical addresses)
  83. */
  84. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */
  85. #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */
  86. #ifdef CONFIG_PHYS_64BIT
  87. #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */
  88. #else
  89. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  90. #endif
  91. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  92. #ifdef CONFIG_PHYS_64BIT
  93. #define CONFIG_SYS_DCSRBAR 0xf0000000
  94. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  95. #endif
  96. /* EEPROM */
  97. #define CONFIG_ID_EEPROM
  98. #define CONFIG_SYS_I2C_EEPROM_NXID
  99. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  100. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  101. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  102. /*
  103. * DDR Setup
  104. */
  105. #define CONFIG_VERY_BIG_RAM
  106. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  107. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  108. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  109. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  110. #define CONFIG_DDR_SPD
  111. #define CONFIG_FSL_DDR3
  112. #ifdef CONFIG_DDR_SPD
  113. #define CONFIG_SYS_SPD_BUS_NUM 1
  114. #define SPD_EEPROM_ADDRESS1 0x51
  115. #define SPD_EEPROM_ADDRESS2 0x52
  116. #else
  117. #define CONFIG_SYS_SDRAM_SIZE 4096
  118. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
  119. #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
  120. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  121. #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
  122. #define CONFIG_SYS_DDR_TIMING_3 0x01031000
  123. #define CONFIG_SYS_DDR_TIMING_0 0x55440804
  124. #define CONFIG_SYS_DDR_TIMING_1 0x74713a66
  125. #define CONFIG_SYS_DDR_TIMING_2 0x0fb8911b
  126. #define CONFIG_SYS_DDR_MODE_1 0x00421850
  127. #define CONFIG_SYS_DDR_MODE_2 0x00100000
  128. #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
  129. #define CONFIG_SYS_DDR_INTERVAL 0x10400100
  130. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  131. #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
  132. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  133. #define CONFIG_SYS_DDR_TIMING_5 0x03401500
  134. #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
  135. #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8655a608
  136. #define CONFIG_SYS_DDR_CONTROL 0xc7048000
  137. #define CONFIG_SYS_DDR_CONTROL2 0x24400011
  138. #define CONFIG_SYS_DDR_CDR1 0x00000000
  139. #define CONFIG_SYS_DDR_CDR2 0x00000000
  140. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  141. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  142. #define CONFIG_SYS_DDR_SBE 0x00010000
  143. #define CONFIG_SYS_DDR_DEBUG_18 0x40100400
  144. #define CONFIG_SYS_DDR2_CS0_BNDS 0x008000bf
  145. #define CONFIG_SYS_DDR2_CS1_BNDS 0x00C000ff
  146. #define CONFIG_SYS_DDR2_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG
  147. #define CONFIG_SYS_DDR2_CS1_CONFIG CONFIG_SYS_DDR_CS1_CONFIG
  148. #define CONFIG_SYS_DDR2_TIMING_3 CONFIG_SYS_DDR_TIMING_3
  149. #define CONFIG_SYS_DDR2_TIMING_0 CONFIG_SYS_DDR_TIMING_0
  150. #define CONFIG_SYS_DDR2_TIMING_1 CONFIG_SYS_DDR_TIMING_1
  151. #define CONFIG_SYS_DDR2_TIMING_2 CONFIG_SYS_DDR_TIMING_2
  152. #define CONFIG_SYS_DDR2_MODE_1 CONFIG_SYS_DDR_MODE_1
  153. #define CONFIG_SYS_DDR2_MODE_2 CONFIG_SYS_DDR_MODE_2
  154. #define CONFIG_SYS_DDR2_MODE_CTRL CONFIG_SYS_DDR_MODE_CTRL
  155. #define CONFIG_SYS_DDR2_INTERVAL CONFIG_SYS_DDR_INTERVAL
  156. #define CONFIG_SYS_DDR2_DATA_INIT CONFIG_SYS_DDR_DATA_INIT
  157. #define CONFIG_SYS_DDR2_CLK_CTRL CONFIG_SYS_DDR_CLK_CTRL
  158. #define CONFIG_SYS_DDR2_TIMING_4 CONFIG_SYS_DDR_TIMING_4
  159. #define CONFIG_SYS_DDR2_TIMING_5 CONFIG_SYS_DDR_TIMING_5
  160. #define CONFIG_SYS_DDR2_ZQ_CNTL CONFIG_SYS_DDR_ZQ_CNTL
  161. #define CONFIG_SYS_DDR2_WRLVL_CNTL CONFIG_SYS_DDR_WRLVL_CNTL
  162. #define CONFIG_SYS_DDR2_CONTROL CONFIG_SYS_DDR_CONTROL
  163. #define CONFIG_SYS_DDR2_CONTROL2 CONFIG_SYS_DDR_CONTROL2
  164. #define CONFIG_SYS_DDR2_CDR1 CONFIG_SYS_DDR_CDR1
  165. #define CONFIG_SYS_DDR2_CDR2 CONFIG_SYS_DDR_CDR2
  166. #define CONFIG_SYS_DDR2_ERR_INT_EN CONFIG_SYS_DDR_ERR_INT_EN
  167. #define CONFIG_SYS_DDR2_ERR_DIS CONFIG_SYS_DDR_ERR_DIS
  168. #define CONFIG_SYS_DDR2_SBE CONFIG_SYS_DDR_SBE
  169. #define CONFIG_SYS_DDR2_DEBUG_18 CONFIG_SYS_DDR_DEBUG_18
  170. #endif
  171. /*
  172. * Local Bus Definitions
  173. */
  174. /* Set the local bus clock 1/8 of platform clock */
  175. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  176. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
  177. #ifdef CONFIG_PHYS_64BIT
  178. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  179. #else
  180. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  181. #endif
  182. #define CONFIG_SYS_BR0_PRELIM \
  183. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  184. BR_PS_16 | BR_V)
  185. #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  186. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  187. #define CONFIG_SYS_BR1_PRELIM \
  188. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  189. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  190. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  191. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  192. #ifdef CONFIG_PHYS_64BIT
  193. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  194. #else
  195. #define PIXIS_BASE_PHYS PIXIS_BASE
  196. #endif
  197. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  198. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  199. #define PIXIS_LBMAP_SWITCH 7
  200. #define PIXIS_LBMAP_MASK 0xf0
  201. #define PIXIS_LBMAP_SHIFT 4
  202. #define PIXIS_LBMAP_ALTBANK 0x40
  203. #define CONFIG_SYS_FLASH_QUIET_TEST
  204. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  205. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  206. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  207. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  208. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  209. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  210. #define CONFIG_SYS_FLASH_EMPTY_INFO
  211. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  212. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  213. #define CONFIG_BOARD_EARLY_INIT_F
  214. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  215. #define CONFIG_MISC_INIT_R
  216. #define CONFIG_HWCONFIG
  217. /* define to use L1 as initial stack */
  218. #define CONFIG_L1_INIT_RAM
  219. #define CONFIG_SYS_INIT_RAM_LOCK
  220. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  221. #ifdef CONFIG_PHYS_64BIT
  222. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  223. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  224. /* The assembler doesn't like typecast */
  225. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  226. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  227. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  228. #else
  229. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  230. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  231. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  232. #endif
  233. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  234. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  235. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  236. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  237. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  238. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  239. /* Serial Port - controlled on board with jumper J8
  240. * open - index 2
  241. * shorted - index 1
  242. */
  243. #define CONFIG_CONS_INDEX 1
  244. #define CONFIG_SYS_NS16550
  245. #define CONFIG_SYS_NS16550_SERIAL
  246. #define CONFIG_SYS_NS16550_REG_SIZE 1
  247. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  248. #define CONFIG_SYS_BAUDRATE_TABLE \
  249. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  250. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  251. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  252. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  253. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  254. /* Use the HUSH parser */
  255. #define CONFIG_SYS_HUSH_PARSER
  256. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  257. /* pass open firmware flat tree */
  258. #define CONFIG_OF_LIBFDT
  259. #define CONFIG_OF_BOARD_SETUP
  260. #define CONFIG_OF_STDOUT_VIA_ALIAS
  261. /* new uImage format support */
  262. #define CONFIG_FIT
  263. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  264. /* I2C */
  265. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  266. #define CONFIG_HARD_I2C /* I2C with hardware support */
  267. #define CONFIG_I2C_MULTI_BUS
  268. #define CONFIG_I2C_CMD_TREE
  269. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  270. #define CONFIG_SYS_I2C_SLAVE 0x7F
  271. #define CONFIG_SYS_I2C_OFFSET 0x118000
  272. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  273. /*
  274. * RapidIO
  275. */
  276. #define CONFIG_SYS_RIO1_MEM_VIRT 0xa0000000
  277. #ifdef CONFIG_PHYS_64BIT
  278. #define CONFIG_SYS_RIO1_MEM_PHYS 0xc20000000ull
  279. #else
  280. #define CONFIG_SYS_RIO1_MEM_PHYS 0xa0000000
  281. #endif
  282. #define CONFIG_SYS_RIO1_MEM_SIZE 0x10000000 /* 256M */
  283. #define CONFIG_SYS_RIO2_MEM_VIRT 0xb0000000
  284. #ifdef CONFIG_PHYS_64BIT
  285. #define CONFIG_SYS_RIO2_MEM_PHYS 0xc30000000ull
  286. #else
  287. #define CONFIG_SYS_RIO2_MEM_PHYS 0xb0000000
  288. #endif
  289. #define CONFIG_SYS_RIO2_MEM_SIZE 0x10000000 /* 256M */
  290. /*
  291. * General PCI
  292. * Memory space is mapped 1-1, but I/O space must start from 0.
  293. */
  294. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  295. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  296. #ifdef CONFIG_PHYS_64BIT
  297. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  298. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  299. #else
  300. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  301. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  302. #endif
  303. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  304. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  305. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  306. #ifdef CONFIG_PHYS_64BIT
  307. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  308. #else
  309. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  310. #endif
  311. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  312. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  313. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  314. #ifdef CONFIG_PHYS_64BIT
  315. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  316. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  317. #else
  318. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  319. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  320. #endif
  321. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  322. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  323. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  324. #ifdef CONFIG_PHYS_64BIT
  325. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  326. #else
  327. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  328. #endif
  329. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  330. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  331. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xe0000000
  332. #ifdef CONFIG_PHYS_64BIT
  333. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  334. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  335. #else
  336. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  337. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  338. #endif
  339. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  340. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  341. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  342. #ifdef CONFIG_PHYS_64BIT
  343. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  344. #else
  345. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  346. #endif
  347. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  348. /* controller 4, Base address 203000 */
  349. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  350. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  351. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  352. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  353. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  354. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  355. /* Qman/Bman */
  356. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  357. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  358. #ifdef CONFIG_PHYS_64BIT
  359. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  360. #else
  361. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  362. #endif
  363. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  364. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  365. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  366. #ifdef CONFIG_PHYS_64BIT
  367. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  368. #else
  369. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  370. #endif
  371. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  372. #define CONFIG_SYS_DPAA_FMAN
  373. #define CONFIG_SYS_DPAA_PME
  374. /* Default address of microcode for the Linux Fman driver */
  375. #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
  376. #ifdef CONFIG_PHYS_64BIT
  377. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL
  378. #else
  379. #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR
  380. #endif
  381. #ifdef CONFIG_SYS_DPAA_FMAN
  382. #define CONFIG_FMAN_ENET
  383. #endif
  384. #ifdef CONFIG_PCI
  385. /*PCIE video card used*/
  386. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  387. /* video */
  388. #define CONFIG_VIDEO
  389. #ifdef CONFIG_VIDEO
  390. #define CONFIG_BIOSEMU
  391. #define CONFIG_CFB_CONSOLE
  392. #define CONFIG_VIDEO_SW_CURSOR
  393. #define CONFIG_VGA_AS_SINGLE_DEVICE
  394. #define CONFIG_ATI_RADEON_FB
  395. #define CONFIG_VIDEO_LOGO
  396. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  397. #endif
  398. #define CONFIG_NET_MULTI
  399. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  400. #define CONFIG_E1000
  401. #ifndef CONFIG_PCI_PNP
  402. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
  403. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
  404. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  405. #endif
  406. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  407. #define CONFIG_DOS_PARTITION
  408. #endif /* CONFIG_PCI */
  409. /* SATA */
  410. #ifdef CONFIG_FSL_SATA_V2
  411. #define CONFIG_LIBATA
  412. #define CONFIG_FSL_SATA
  413. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  414. #define CONFIG_SATA1
  415. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  416. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  417. #define CONFIG_SATA2
  418. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  419. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  420. #define CONFIG_LBA48
  421. #define CONFIG_CMD_SATA
  422. #define CONFIG_DOS_PARTITION
  423. #define CONFIG_CMD_EXT2
  424. #endif
  425. #ifdef CONFIG_FMAN_ENET
  426. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
  427. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
  428. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
  429. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
  430. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
  431. #if (CONFIG_SYS_NUM_FMAN == 2)
  432. #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
  433. #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
  434. #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
  435. #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
  436. #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
  437. #endif
  438. #define CONFIG_SYS_TBIPA_VALUE 8
  439. #define CONFIG_MII /* MII PHY management */
  440. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  441. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  442. #endif
  443. /*
  444. * Environment
  445. */
  446. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  447. #define CONFIG_ENV_SIZE 0x2000
  448. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  449. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  450. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  451. /*
  452. * Command line configuration.
  453. */
  454. #include <config_cmd_default.h>
  455. #define CONFIG_CMD_ELF
  456. #define CONFIG_CMD_ERRATA
  457. #define CONFIG_CMD_IRQ
  458. #define CONFIG_CMD_I2C
  459. #define CONFIG_CMD_MII
  460. #define CONFIG_CMD_PING
  461. #define CONFIG_CMD_SETEXPR
  462. #ifdef CONFIG_PCI
  463. #define CONFIG_CMD_PCI
  464. #define CONFIG_CMD_NET
  465. #endif
  466. /*
  467. * USB
  468. */
  469. #define CONFIG_CMD_USB
  470. #define CONFIG_USB_STORAGE
  471. #define CONFIG_USB_EHCI
  472. #define CONFIG_USB_EHCI_FSL
  473. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  474. #define CONFIG_CMD_EXT2
  475. #define CONFIG_MMC
  476. #ifdef CONFIG_MMC
  477. #define CONFIG_FSL_ESDHC
  478. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  479. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  480. #define CONFIG_CMD_MMC
  481. #define CONFIG_GENERIC_MMC
  482. #define CONFIG_CMD_EXT2
  483. #define CONFIG_CMD_FAT
  484. #define CONFIG_DOS_PARTITION
  485. #endif
  486. /*
  487. * Miscellaneous configurable options
  488. */
  489. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  490. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  491. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  492. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  493. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  494. #ifdef CONFIG_CMD_KGDB
  495. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  496. #else
  497. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  498. #endif
  499. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  500. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  501. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  502. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  503. /*
  504. * For booting Linux, the board info and command line data
  505. * have to be in the first 16 MB of memory, since this is
  506. * the maximum mapped by the Linux kernel during initialization.
  507. */
  508. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  509. #ifdef CONFIG_CMD_KGDB
  510. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  511. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  512. #endif
  513. /*
  514. * Environment Configuration
  515. */
  516. #define CONFIG_ROOTPATH /opt/nfsroot
  517. #define CONFIG_BOOTFILE uImage
  518. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  519. /* default location for tftp and bootm */
  520. #define CONFIG_LOADADDR 1000000
  521. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  522. #define CONFIG_BAUDRATE 115200
  523. #define CONFIG_EXTRA_ENV_SETTINGS \
  524. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  525. "bank_intlv=cs0_cs1\0" \
  526. "netdev=eth0\0" \
  527. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  528. "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
  529. "tftpflash=tftpboot $loadaddr $uboot && " \
  530. "protect off $ubootaddr +$filesize && " \
  531. "erase $ubootaddr +$filesize && " \
  532. "cp.b $loadaddr $ubootaddr $filesize && " \
  533. "protect on $ubootaddr +$filesize && " \
  534. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  535. "consoledev=ttyS0\0" \
  536. "ramdiskaddr=2000000\0" \
  537. "ramdiskfile=p4080ds/ramdisk.uboot\0" \
  538. "fdtaddr=c00000\0" \
  539. "fdtfile=p4080ds/p4080ds.dtb\0" \
  540. "bdev=sda3\0" \
  541. "c=ffe\0" \
  542. "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
  543. #define CONFIG_HDBOOT \
  544. "setenv bootargs root=/dev/$bdev rw " \
  545. "console=$consoledev,$baudrate $othbootargs;" \
  546. "tftp $loadaddr $bootfile;" \
  547. "tftp $fdtaddr $fdtfile;" \
  548. "bootm $loadaddr - $fdtaddr"
  549. #define CONFIG_NFSBOOTCOMMAND \
  550. "setenv bootargs root=/dev/nfs rw " \
  551. "nfsroot=$serverip:$rootpath " \
  552. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  553. "console=$consoledev,$baudrate $othbootargs;" \
  554. "tftp $loadaddr $bootfile;" \
  555. "tftp $fdtaddr $fdtfile;" \
  556. "bootm $loadaddr - $fdtaddr"
  557. #define CONFIG_RAMBOOTCOMMAND \
  558. "setenv bootargs root=/dev/ram rw " \
  559. "console=$consoledev,$baudrate $othbootargs;" \
  560. "tftp $ramdiskaddr $ramdiskfile;" \
  561. "tftp $loadaddr $bootfile;" \
  562. "tftp $fdtaddr $fdtfile;" \
  563. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  564. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  565. #endif /* __CONFIG_H */