cogent_mpc8260.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * (C) Copyright 2000
  3. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Config header file for Cogent platform using an MPC8xx CPU module
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  33. #define CONFIG_COGENT 1 /* using Cogent Modular Architecture */
  34. #define CONFIG_CPM2 1 /* Has a CPM2 */
  35. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  36. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  37. #define CONFIG_MISC_INIT_R /* Use misc_init_r() */
  38. /* Cogent Modular Architecture options */
  39. #define CONFIG_CMA282 1 /* ...on a CMA282 CPU module */
  40. #define CONFIG_CMA111 1 /* ...on a CMA111 motherboard */
  41. /*
  42. * select serial console configuration
  43. *
  44. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  45. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  46. * for SCC).
  47. *
  48. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  49. * defined elsewhere (for example, on the cogent platform, there are serial
  50. * ports on the motherboard which are used for the serial console - see
  51. * cogent/cma101/serial.[ch]).
  52. */
  53. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  54. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  55. #undef CONFIG_CONS_NONE /* define if console on something else*/
  56. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  57. #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  58. #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
  59. #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
  60. /*
  61. * select ethernet configuration
  62. *
  63. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  64. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  65. * for FCC)
  66. *
  67. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  68. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  69. */
  70. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  71. #undef CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  72. #define CONFIG_ETHER_NONE /* define if ether on something else */
  73. #define CONFIG_ETHER_INDEX 1 /* which channel for ether */
  74. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  75. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  76. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  77. #define CONFIG_BAUDRATE 230400
  78. #else
  79. #define CONFIG_BAUDRATE 9600
  80. #endif
  81. /*
  82. * BOOTP options
  83. */
  84. #define CONFIG_BOOTP_BOOTFILESIZE
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_GATEWAY
  87. #define CONFIG_BOOTP_HOSTNAME
  88. /*
  89. * Command line configuration.
  90. */
  91. #include <config_cmd_default.h>
  92. #define CONFIG_CMD_KGDB
  93. #undef CONFIG_CMD_NET
  94. #ifdef DEBUG
  95. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  96. #else
  97. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  98. #endif
  99. #define CONFIG_BOOTCOMMAND "bootm 04080000 04200000" /* autoboot command*/
  100. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  101. #if defined(CONFIG_CMD_KGDB)
  102. #define CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  103. #undef CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  104. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  105. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  106. #define CONFIG_KGDB_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  107. #define CONFIG_KGDB_EXTC_RATE 3686400 /* serial ext clk rate in Hz */
  108. #define CONFIG_KGDB_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
  109. # if defined(CONFIG_KGDB_NONE) || defined(CONFIG_KGDB_USE_EXTC)
  110. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port at */
  111. # else
  112. #define CONFIG_KGDB_BAUDRATE 9600 /* speed to run kgdb serial port at */
  113. # endif
  114. #endif
  115. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  116. /*
  117. * Miscellaneous configurable options
  118. */
  119. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  120. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  121. #if defined(CONFIG_CMD_KGDB)
  122. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  123. #else
  124. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  125. #endif
  126. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  127. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  128. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  129. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  130. #define CONFIG_SYS_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
  131. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  132. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  133. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  134. /*
  135. * Low Level Configuration Settings
  136. * (address mappings, register initial values, etc.)
  137. * You should know what you are doing if you make changes here.
  138. */
  139. /*-----------------------------------------------------------------------
  140. * Low Level Cogent settings
  141. * if CONFIG_SYS_CMA_CONS_SERIAL is defined, make sure the 8260 CPM serial is not.
  142. * also, make sure CONFIG_CONS_INDEX is still defined - the index will be
  143. * 1 for serialA, 2 for serialB, 3 for ser2A, 4 for ser2B
  144. * (second 2 for CMA120 only)
  145. */
  146. #define CONFIG_SYS_CMA_MB_BASE 0x00000000 /* base of m/b address space */
  147. #include <configs/cogent_common.h>
  148. #ifdef CONFIG_CONS_NONE
  149. #define CONFIG_SYS_CMA_CONS_SERIAL /* use Cogent motherboard serial for console */
  150. #endif
  151. #define CONFIG_SYS_CMA_LCD_HEARTBEAT /* define for sec rotator in lcd corner */
  152. #define CONFIG_SHOW_ACTIVITY
  153. #if (CMA_MB_CAPS & CMA_MB_CAP_FLASH)
  154. /*
  155. * flash exists on the motherboard
  156. * set these four according to TOP dipsw:
  157. * TOP on => ..._FLLOW_... (boot EPROM space is high so FLASH is low )
  158. * TOP off => ..._FLHIGH_... (boot EPROM space is low so FLASH is high)
  159. */
  160. #define CMA_MB_FLASH_EXEC_BASE CMA_MB_FLLOW_EXEC_BASE
  161. #define CMA_MB_FLASH_EXEC_SIZE CMA_MB_FLLOW_EXEC_SIZE
  162. #define CMA_MB_FLASH_RDWR_BASE CMA_MB_FLLOW_RDWR_BASE
  163. #define CMA_MB_FLASH_RDWR_SIZE CMA_MB_FLLOW_RDWR_SIZE
  164. #endif
  165. #define CMA_MB_FLASH_BASE CMA_MB_FLASH_EXEC_BASE
  166. #define CMA_MB_FLASH_SIZE CMA_MB_FLASH_EXEC_SIZE
  167. /*-----------------------------------------------------------------------
  168. * Hard Reset Configuration Words
  169. *
  170. * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
  171. * defines for the various registers affected by the HRCW e.g. changing
  172. * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
  173. */
  174. #define CONFIG_SYS_HRCW_MASTER (HRCW_EBM|HRCW_BPS10|HRCW_L2CPC10|HRCW_DPPC11|\
  175. HRCW_ISB100|HRCW_MMR11|HRCW_MODCK_H0101)
  176. /* no slaves so just duplicate the master hrcw */
  177. #define CONFIG_SYS_HRCW_SLAVE1 CONFIG_SYS_HRCW_MASTER
  178. #define CONFIG_SYS_HRCW_SLAVE2 CONFIG_SYS_HRCW_MASTER
  179. #define CONFIG_SYS_HRCW_SLAVE3 CONFIG_SYS_HRCW_MASTER
  180. #define CONFIG_SYS_HRCW_SLAVE4 CONFIG_SYS_HRCW_MASTER
  181. #define CONFIG_SYS_HRCW_SLAVE5 CONFIG_SYS_HRCW_MASTER
  182. #define CONFIG_SYS_HRCW_SLAVE6 CONFIG_SYS_HRCW_MASTER
  183. #define CONFIG_SYS_HRCW_SLAVE7 CONFIG_SYS_HRCW_MASTER
  184. /*-----------------------------------------------------------------------
  185. * Internal Memory Mapped Register
  186. */
  187. #define CONFIG_SYS_IMMR 0xF0000000
  188. /*-----------------------------------------------------------------------
  189. * Definitions for initial stack pointer and data area (in DPRAM)
  190. */
  191. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  192. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  193. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  194. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  195. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  196. /*-----------------------------------------------------------------------
  197. * Start addresses for the final memory configuration
  198. * (Set up by the startup code)
  199. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  200. */
  201. #define CONFIG_SYS_SDRAM_BASE CMA_MB_RAM_BASE
  202. #ifdef CONFIG_CMA302
  203. #define CONFIG_SYS_FLASH_BASE CMA_MB_SLOT2_BASE /* cma302 in slot 2 */
  204. #else
  205. #define CONFIG_SYS_FLASH_BASE CMA_MB_FLASH_BASE /* flash on m/b */
  206. #endif
  207. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  208. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  209. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  210. /*
  211. * For booting Linux, the board info and command line data
  212. * have to be in the first 8 MB of memory, since this is
  213. * the maximum mapped by the Linux kernel during initialization.
  214. */
  215. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Mem map for Linux*/
  216. /*-----------------------------------------------------------------------
  217. * FLASH organization
  218. */
  219. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
  220. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  221. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */
  222. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  223. #define CONFIG_ENV_IS_IN_FLASH 1
  224. #define CONFIG_ENV_ADDR CONFIG_SYS_FLASH_BASE /* Addr of Environment Sector */
  225. #ifdef CONFIG_CMA302
  226. #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  227. #define CONFIG_ENV_SECT_SIZE (512*1024) /* see README - env sect real size */
  228. #else
  229. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  230. #endif
  231. /*-----------------------------------------------------------------------
  232. * Cache Configuration
  233. */
  234. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  235. #if defined(CONFIG_CMD_KGDB)
  236. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  237. #endif
  238. /*-----------------------------------------------------------------------
  239. * HIDx - Hardware Implementation-dependent Registers 2-11
  240. *-----------------------------------------------------------------------
  241. * HID0 also contains cache control - initially enable both caches and
  242. * invalidate contents, then the final state leaves only the instruction
  243. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  244. * but Soft reset does not.
  245. *
  246. * HID1 has only read-only information - nothing to set.
  247. */
  248. #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  249. HID0_IFEM|HID0_ABE)
  250. #define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
  251. #define CONFIG_SYS_HID2 0
  252. /*-----------------------------------------------------------------------
  253. * RMR - Reset Mode Register 5-5
  254. *-----------------------------------------------------------------------
  255. * turn on Checkstop Reset Enable
  256. */
  257. #define CONFIG_SYS_RMR RMR_CSRE
  258. /*-----------------------------------------------------------------------
  259. * BCR - Bus Configuration 4-25
  260. *-----------------------------------------------------------------------
  261. */
  262. #define CONFIG_SYS_BCR BCR_EBM
  263. /*-----------------------------------------------------------------------
  264. * SIUMCR - SIU Module Configuration 4-31
  265. *-----------------------------------------------------------------------
  266. */
  267. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC11|SIUMCR_L2CPC10|SIUMCR_MMR11)
  268. /*-----------------------------------------------------------------------
  269. * SYPCR - System Protection Control 4-35
  270. * SYPCR can only be written once after reset!
  271. *-----------------------------------------------------------------------
  272. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  273. */
  274. #if defined(CONFIG_WATCHDOG)
  275. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  276. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  277. #else
  278. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  279. SYPCR_SWRI|SYPCR_SWP)
  280. #endif /* CONFIG_WATCHDOG */
  281. /*-----------------------------------------------------------------------
  282. * TMCNTSC - Time Counter Status and Control 4-40
  283. *-----------------------------------------------------------------------
  284. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  285. * and enable Time Counter
  286. */
  287. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  288. /*-----------------------------------------------------------------------
  289. * PISCR - Periodic Interrupt Status and Control 4-42
  290. *-----------------------------------------------------------------------
  291. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  292. * Periodic timer
  293. */
  294. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  295. /*-----------------------------------------------------------------------
  296. * SCCR - System Clock Control 9-8
  297. *-----------------------------------------------------------------------
  298. * Ensure DFBRG is Divide by 16
  299. */
  300. #define CONFIG_SYS_SCCR (SCCR_DFBRG01)
  301. /*-----------------------------------------------------------------------
  302. * RCCR - RISC Controller Configuration 13-7
  303. *-----------------------------------------------------------------------
  304. */
  305. #define CONFIG_SYS_RCCR 0
  306. #if defined(CONFIG_CMA282)
  307. /*
  308. * Init Memory Controller:
  309. *
  310. * According to the Cogent manual, only CS0 and CS2 are used - CS0 for EPROM
  311. * and CS2 for (optional) local bus RAM on the CPU module.
  312. *
  313. * Note the motherboard address space (256 Mbyte in size) is connected
  314. * to the 60x Bus and is located starting at address 0. The Hard Reset
  315. * Configuration Word should put the 60x Bus into External Bus Mode, since
  316. * we dont set up any memory controller maps for it (see BCR[EBM], 4-26).
  317. *
  318. * (the *_SIZE vars must be a power of 2)
  319. */
  320. #define CONFIG_SYS_CMA_CS0_BASE CONFIG_SYS_TEXT_BASE /* EPROM */
  321. #define CONFIG_SYS_CMA_CS0_SIZE (1 << 20)
  322. #if 0
  323. #define CONFIG_SYS_CMA_CS2_BASE 0x10000000 /* Local Bus SDRAM */
  324. #define CONFIG_SYS_CMA_CS2_SIZE (16 << 20)
  325. #endif
  326. /*
  327. * CS0 maps the EPROM on the cpu module
  328. * Set it for 10 wait states, address CONFIG_SYS_MONITOR_BASE and size 1M
  329. *
  330. * Note: We must have already transferred control to the final location
  331. * of the EPROM before these are used, because when BR0/OR0 are set, the
  332. * mirror of the eprom at any other addresses will disappear.
  333. */
  334. /* base address = CONFIG_SYS_CMA_CS0_BASE, 16-bit, no parity, r/o, gpcm (60x bus) */
  335. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_CMA_CS0_BASE&BRx_BA_MSK)|BRx_PS_16|BRx_WP|BRx_V)
  336. /* mask size CONFIG_SYS_CMA_CS0_SIZE, csneg 1/4 early, adr-to-cs 1/2, 10-wait states */
  337. #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_CMA_CS0_SIZE)|\
  338. ORxG_CSNT|ORxG_ACS_DIV2|ORxG_SCY_10_CLK)
  339. /*
  340. * CS2 enables the Local Bus SDRAM on the CPU Module
  341. *
  342. * Will leave this unset for the moment, because a) my CPU module has no
  343. * SDRAM installed (it is optional); and b) it will require programming
  344. * one of the UPMs in SDRAM mode - not a trivial job, and hard to get right
  345. * if you can't test it.
  346. */
  347. #if 0
  348. /* base address = CONFIG_SYS_CMA_CS2_BASE, 32-bit, no parity, ??? */
  349. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_CMA_CS2_BASE&BRx_BA_MSK)|BRx_PS_32|/*???*/|BRx_V)
  350. /* mask size CONFIG_SYS_CMA_CS2_SIZE, CS time normal, ??? */
  351. #define CONFIG_SYS_OR2_PRELIM ((~(CONFIG_SYS_CMA_CS2_SIZE-1)&ORx_AM_MSK)|/*???*/)
  352. #endif
  353. #endif
  354. #endif /* __CONFIG_H */