cmi_mpc5xx.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * (C) Copyright 2003
  3. * Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation,
  21. */
  22. /*
  23. * File: cmi_mpc5xx.h
  24. *
  25. * Discription: Config header file for cmi
  26. * board using an MPC5xx CPU
  27. *
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. */
  34. #define CONFIG_MPC555 1 /* This is an MPC555 CPU */
  35. #define CONFIG_CMI 1 /* Using the customized cmi board */
  36. #define CONFIG_SYS_TEXT_BASE 0x02000000 /* Boot from flash at location 0x00000000 */
  37. /* Serial Console Configuration */
  38. #define CONFIG_5xx_CONS_SCI1
  39. #undef CONFIG_5xx_CONS_SCI2
  40. #define CONFIG_BAUDRATE 57600
  41. /*
  42. * BOOTP options
  43. */
  44. #define CONFIG_BOOTP_BOOTFILESIZE
  45. #define CONFIG_BOOTP_BOOTPATH
  46. #define CONFIG_BOOTP_GATEWAY
  47. #define CONFIG_BOOTP_HOSTNAME
  48. /*
  49. * Command line configuration.
  50. */
  51. #include <config_cmd_default.h>
  52. #undef CONFIG_CMD_NET /* disabeled - causes compile errors */
  53. #define CONFIG_CMD_MEMORY
  54. #define CONFIG_CMD_LOADB
  55. #define CONFIG_CMD_REGINFO
  56. #define CONFIG_CMD_FLASH
  57. #define CONFIG_CMD_LOADS
  58. #define CONFIG_CMD_ASKENV
  59. #define CONFIG_CMD_BDI
  60. #define CONFIG_CMD_CONSOLE
  61. #define CONFIG_CMD_SAVEENV
  62. #define CONFIG_CMD_RUN
  63. #define CONFIG_CMD_IMI
  64. #if 0
  65. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  66. #else
  67. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  68. #endif
  69. #define CONFIG_BOOTCOMMAND "go 02034004" /* autoboot command */
  70. #define CONFIG_BOOTARGS "" /* Assuming OS Image in 4 flash sector at offset 4004 */
  71. #define CONFIG_WATCHDOG /* turn on platform specific watchdog */
  72. #define CONFIG_STATUS_LED 1 /* Enable status led */
  73. #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
  74. /*
  75. * Miscellaneous configurable options
  76. */
  77. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  78. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  79. #if defined(CONFIG_CMD_KGDB)
  80. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  81. #else
  82. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  83. #endif
  84. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  85. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  86. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  87. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  88. #define CONFIG_SYS_MEMTEST_END 0x000fa000 /* 1 MB in SRAM */
  89. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  90. #define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
  91. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
  92. /*
  93. * Low Level Configuration Settings
  94. */
  95. /*
  96. * Internal Memory Mapped (This is not the IMMR content)
  97. */
  98. #define CONFIG_SYS_IMMR 0x01000000 /* Physical start adress of internal memory map */
  99. /*
  100. * Definitions for initial stack pointer and data area
  101. */
  102. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
  103. #define CONFIG_SYS_INIT_RAM_END (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
  104. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* Size in bytes reserved for initial global data */
  105. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_INIT_RAM_ADDR) - CONFIG_SYS_GBL_DATA_SIZE) /* Offset from the beginning of ram */
  106. #define CONFIG_SYS_INIT_SP_ADDR 0x013fa000 /* Physical start adress of inital stack */
  107. /*
  108. * Start addresses for the final memory configuration
  109. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  110. */
  111. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
  112. #define CONFIG_SYS_FLASH_BASE 0x02000000 /* External flash */
  113. #define PLD_BASE 0x03000000 /* PLD */
  114. #define ANYBUS_BASE 0x03010000 /* Anybus Module */
  115. #define CONFIG_SYS_RESET_ADRESS 0x01000000 /* Adress which causes reset */
  116. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
  117. /* This adress is given to the linker with -Ttext to */
  118. /* locate the text section at this adress. */
  119. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  120. #define CONFIG_SYS_MALLOC_LEN (64 << 10) /* Reserve 128 kB for malloc() */
  121. /*
  122. * For booting Linux, the board info and command line data
  123. * have to be in the first 8 MB of memory, since this is
  124. * the maximum mapped by the Linux kernel during initialization.
  125. */
  126. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  127. /*-----------------------------------------------------------------------
  128. * FLASH organization
  129. *-----------------------------------------------------------------------
  130. *
  131. */
  132. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of memory banks */
  133. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors on one chip */
  134. #define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  135. #define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
  136. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Physically section protection on */
  137. #define CONFIG_ENV_IS_IN_FLASH 1
  138. #ifdef CONFIG_ENV_IS_IN_FLASH
  139. #define CONFIG_ENV_OFFSET 0x00020000 /* Environment starts at this adress */
  140. #define CONFIG_ENV_SIZE 0x00010000 /* Set whole sector as env */
  141. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  142. #endif
  143. /*-----------------------------------------------------------------------
  144. * SYPCR - System Protection Control
  145. * SYPCR can only be written once after reset!
  146. *-----------------------------------------------------------------------
  147. * SW Watchdog freeze
  148. */
  149. #if defined(CONFIG_WATCHDOG)
  150. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  151. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  152. #else
  153. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  154. SYPCR_SWP)
  155. #endif /* CONFIG_WATCHDOG */
  156. /*-----------------------------------------------------------------------
  157. * TBSCR - Time Base Status and Control
  158. *-----------------------------------------------------------------------
  159. * Clear Reference Interrupt Status, Timebase freezing enabled
  160. */
  161. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  162. /*-----------------------------------------------------------------------
  163. * PISCR - Periodic Interrupt Status and Control
  164. *-----------------------------------------------------------------------
  165. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  166. */
  167. #define CONFIG_SYS_PISCR (PISCR_PITF)
  168. /*-----------------------------------------------------------------------
  169. * SCCR - System Clock and reset Control Register
  170. *-----------------------------------------------------------------------
  171. * Set clock output, timebase and RTC source and divider,
  172. * power management and some other internal clocks
  173. */
  174. #define SCCR_MASK SCCR_EBDF00
  175. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
  176. SCCR_COM00 | SCCR_DFNL000 | SCCR_DFNH000)
  177. /*-----------------------------------------------------------------------
  178. * SIUMCR - SIU Module Configuration
  179. *-----------------------------------------------------------------------
  180. * Data show cycle
  181. */
  182. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00) /* Disable data show cycle */
  183. /*-----------------------------------------------------------------------
  184. * PLPRCR - PLL, Low-Power, and Reset Control Register
  185. *-----------------------------------------------------------------------
  186. * Set all bits to 40 Mhz
  187. *
  188. */
  189. #define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
  190. #define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
  191. /*-----------------------------------------------------------------------
  192. * UMCR - UIMB Module Configuration Register
  193. *-----------------------------------------------------------------------
  194. *
  195. */
  196. #define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
  197. /*-----------------------------------------------------------------------
  198. * ICTRL - I-Bus Support Control Register
  199. */
  200. #define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
  201. /*-----------------------------------------------------------------------
  202. * USIU - Memory Controller Register
  203. *-----------------------------------------------------------------------
  204. */
  205. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16)
  206. #define CONFIG_SYS_OR0_PRELIM (OR_ADDR_MK_FF | OR_SCY_3)
  207. #define CONFIG_SYS_BR1_PRELIM (ANYBUS_BASE)
  208. #define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FFFF | OR_SCY_1 | OR_ETHR)
  209. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_PS_32)
  210. #define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
  211. #define CONFIG_SYS_BR3_PRELIM (PLD_BASE | BR_V | BR_BI | BR_LBDIR | BR_PS_8)
  212. #define CONFIG_SYS_OR3_PRELIM (OR_ADDR_MK_FF | OR_TRLX | OR_BSCY | OR_SCY_8 | \
  213. OR_ACS_10 | OR_ETHR | OR_CSNT)
  214. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
  215. /*-----------------------------------------------------------------------
  216. * DER - Timer Decrementer
  217. *-----------------------------------------------------------------------
  218. * Initialise to zero
  219. */
  220. #define CONFIG_SYS_DER 0x00000000
  221. #endif /* __CONFIG_H */