cm-bf548.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * U-boot - Configuration file for cm-bf548 board
  3. */
  4. #ifndef __CONFIG_CM_BF548_H__
  5. #define __CONFIG_CM_BF548_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  11. /*
  12. * Clock Settings
  13. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  14. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  15. */
  16. /* CONFIG_CLKIN_HZ is any value in Hz */
  17. #define CONFIG_CLKIN_HZ 25000000
  18. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  19. /* 1 = CLKIN / 2 */
  20. #define CONFIG_CLKIN_HALF 0
  21. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  22. /* 1 = bypass PLL */
  23. #define CONFIG_PLL_BYPASS 0
  24. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  25. /* Values can range from 0-63 (where 0 means 64) */
  26. #define CONFIG_VCO_MULT 21
  27. /* CCLK_DIV controls the core clock divider */
  28. /* Values can be 1, 2, 4, or 8 ONLY */
  29. #define CONFIG_CCLK_DIV 1
  30. /* SCLK_DIV controls the system clock divider */
  31. /* Values can range from 1-15 */
  32. #define CONFIG_SCLK_DIV 4
  33. /* Decrease core voltage */
  34. #define CONFIG_VR_CTL_VAL (VLEV_115 | GAIN_20 | FREQ_1000)
  35. /*
  36. * Memory Settings
  37. */
  38. #define CONFIG_MEM_ADD_WDTH 10
  39. #define CONFIG_MEM_SIZE 64
  40. #define CONFIG_EBIU_DDRCTL0_VAL 0x218A83FE
  41. #define CONFIG_EBIU_DDRCTL1_VAL 0x20022222
  42. #define CONFIG_EBIU_DDRCTL2_VAL 0x00000021
  43. /* Default bank mapping:
  44. * Async Bank 0 - 32MB Burst Flash
  45. * Async Bank 1 - Ethernet
  46. * Async Bank 2 - Nothing
  47. * Async Bank 3 - Nothing
  48. */
  49. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  50. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  51. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  52. #define CONFIG_EBIU_FCTL_VAL (BCLK_4)
  53. #define CONFIG_EBIU_MODE_VAL (B0MODE_FLASH)
  54. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  55. #define CONFIG_SYS_MALLOC_LEN (640 * 1024)
  56. /*
  57. * Network Settings
  58. */
  59. #define ADI_CMDS_NETWORK 1
  60. #define CONFIG_NET_MULTI
  61. #define CONFIG_SMC911X 1
  62. #define CONFIG_SMC911X_BASE 0x24000000
  63. #define CONFIG_SMC911X_16_BIT
  64. #define CONFIG_HOSTNAME cm-bf548
  65. /* Uncomment next line to use fixed MAC address */
  66. /* #define CONFIG_ETHADDR 02:80:ad:24:31:91 */
  67. /*
  68. * Flash Settings
  69. */
  70. #define CONFIG_FLASH_CFI_DRIVER
  71. #define CONFIG_SYS_FLASH_BASE 0x20000000
  72. #define CONFIG_SYS_FLASH_CFI
  73. #define CONFIG_SYS_FLASH_PROTECTION
  74. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  75. #define CONFIG_SYS_MAX_FLASH_SECT 259
  76. /*
  77. * Env Storage Settings
  78. */
  79. #define CONFIG_ENV_IS_IN_FLASH 1
  80. #define CONFIG_ENV_ADDR 0x20008000
  81. #define CONFIG_ENV_OFFSET 0x8000
  82. #define CONFIG_ENV_SIZE 0x8000
  83. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  84. /*
  85. * I2C Settings
  86. */
  87. #define CONFIG_BFIN_TWI_I2C 1
  88. #define CONFIG_HARD_I2C 1
  89. /*
  90. * Misc Settings
  91. */
  92. #define CONFIG_BAUDRATE 115200
  93. #define CONFIG_BOARD_EARLY_INIT_F
  94. #define CONFIG_RTC_BFIN
  95. #define CONFIG_UART_CONSOLE 1
  96. #define CONFIG_BOOTCOMMAND "run flashboot"
  97. #define FLASHBOOT_ENV_SETTINGS "flashboot=bootm 0x20040000\0"
  98. #ifndef __ADSPBF542__
  99. /* Don't waste time transferring a logo over the UART */
  100. # if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART)
  101. # define CONFIG_VIDEO
  102. # endif
  103. # define CONFIG_DEB_DMA_URGENT
  104. #endif
  105. /* Define if want to do post memory test */
  106. #undef CONFIG_POST
  107. #ifdef CONFIG_POST
  108. #define FLASH_START_POST_BLOCK 11 /* Should > = 11 */
  109. #define FLASH_END_POST_BLOCK 71 /* Should < = 71 */
  110. #endif
  111. /*
  112. * Pull in common ADI header for remaining command/environment setup
  113. */
  114. #include <configs/bfin_adi_common.h>
  115. #endif