c2mon.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  33. #define CONFIG_C2MON 1 /* ...on a C2MON module */
  34. #define CONFIG_SYS_TEXT_BASE 0x40000000
  35. #define CONFIG_80MHz 1 /* Running at 5 * 16 = 80 MHz */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_BOOTCOMMAND \
  49. "bootp; " \
  50. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  51. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  52. "bootm"
  53. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  54. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  55. #undef CONFIG_WATCHDOG /* watchdog disabled */
  56. #undef CONFIG_STATUS_LED /* Status LED disabled */
  57. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  58. /*
  59. * BOOTP options
  60. */
  61. #define CONFIG_BOOTP_SUBNETMASK
  62. #define CONFIG_BOOTP_GATEWAY
  63. #define CONFIG_BOOTP_HOSTNAME
  64. #define CONFIG_BOOTP_BOOTPATH
  65. #define CONFIG_BOOTP_BOOTFILESIZE
  66. #define CONFIG_MAC_PARTITION
  67. #define CONFIG_DOS_PARTITION
  68. #define CONFIG_FEC_ENET 1 /* Use Fast Ethernet Controller */
  69. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  70. /*
  71. * Command line configuration.
  72. */
  73. #include <config_cmd_default.h>
  74. #define CONFIG_CMD_DATE
  75. #define CONFIG_CMD_DHCP
  76. #define CONFIG_CMD_IDE
  77. #define CONFIG_CMD_NFS
  78. #define CONFIG_CMD_SNTP
  79. /*
  80. * Miscellaneous configurable options
  81. */
  82. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  83. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  84. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  85. #ifdef CONFIG_SYS_HUSH_PARSER
  86. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  87. #endif
  88. #if defined(CONFIG_CMD_KGDB)
  89. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  90. #else
  91. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  92. #endif
  93. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  94. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  95. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  96. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  97. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  98. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  99. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  100. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  101. /*
  102. * Low Level Configuration Settings
  103. * (address mappings, register initial values, etc.)
  104. * You should know what you are doing if you make changes here.
  105. */
  106. /*-----------------------------------------------------------------------
  107. * Internal Memory Mapped Register
  108. */
  109. #define CONFIG_SYS_IMMR 0xFFF00000
  110. /*-----------------------------------------------------------------------
  111. * Definitions for initial stack pointer and data area (in DPRAM)
  112. */
  113. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  114. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  115. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  116. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  117. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  118. /*-----------------------------------------------------------------------
  119. * Start addresses for the final memory configuration
  120. * (Set up by the startup code)
  121. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  122. */
  123. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  124. #define CONFIG_SYS_FLASH_BASE 0x40000000
  125. #if defined(DEBUG)
  126. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  127. #else
  128. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  129. #endif
  130. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  131. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  132. /*
  133. * For booting Linux, the board info and command line data
  134. * have to be in the first 8 MB of memory, since this is
  135. * the maximum mapped by the Linux kernel during initialization.
  136. */
  137. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  138. /*-----------------------------------------------------------------------
  139. * FLASH organization
  140. */
  141. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  142. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  143. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  144. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  145. #define CONFIG_ENV_IS_IN_FLASH 1
  146. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  147. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  148. /*-----------------------------------------------------------------------
  149. * Cache Configuration
  150. */
  151. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  152. #if defined(CONFIG_CMD_KGDB)
  153. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  154. #endif
  155. /*-----------------------------------------------------------------------
  156. * SYPCR - System Protection Control 11-9
  157. * SYPCR can only be written once after reset!
  158. *-----------------------------------------------------------------------
  159. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  160. */
  161. #if defined(CONFIG_WATCHDOG)
  162. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  163. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  164. #else
  165. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  166. #endif
  167. /*-----------------------------------------------------------------------
  168. * SIUMCR - SIU Module Configuration 11-6
  169. *-----------------------------------------------------------------------
  170. * PCMCIA config., multi-function pin tri-state
  171. */
  172. #ifndef CONFIG_CAN_DRIVER
  173. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  174. #else /* we must activate GPL5 in the SIUMCR for CAN */
  175. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  176. #endif /* CONFIG_CAN_DRIVER */
  177. /*-----------------------------------------------------------------------
  178. * TBSCR - Time Base Status and Control 11-26
  179. *-----------------------------------------------------------------------
  180. * Clear Reference Interrupt Status, Timebase freezing enabled
  181. */
  182. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  183. /*-----------------------------------------------------------------------
  184. * RTCSC - Real-Time Clock Status and Control Register 11-27
  185. *-----------------------------------------------------------------------
  186. */
  187. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  188. /*-----------------------------------------------------------------------
  189. * PISCR - Periodic Interrupt Status and Control 11-31
  190. *-----------------------------------------------------------------------
  191. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  192. */
  193. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  194. /*-----------------------------------------------------------------------
  195. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  196. *-----------------------------------------------------------------------
  197. * Reset PLL lock status sticky bit, timer expired status bit and timer
  198. * interrupt status bit
  199. *
  200. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  201. */
  202. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  203. #define CONFIG_SYS_PLPRCR \
  204. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  205. #else /* up to 50 MHz we use a 1:1 clock */
  206. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  207. #endif /* CONFIG_80MHz */
  208. /*-----------------------------------------------------------------------
  209. * SCCR - System Clock and reset Control Register 15-27
  210. *-----------------------------------------------------------------------
  211. * Set clock output, timebase and RTC source and divider,
  212. * power management and some other internal clocks
  213. */
  214. #define SCCR_MASK SCCR_EBDF11
  215. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  216. #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ \
  217. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  218. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  219. SCCR_DFALCD00)
  220. #else /* up to 50 MHz we use a 1:1 clock */
  221. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  222. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  223. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  224. SCCR_DFALCD00)
  225. #endif /* CONFIG_80MHz */
  226. /*-----------------------------------------------------------------------
  227. * PCMCIA stuff
  228. *-----------------------------------------------------------------------
  229. *
  230. */
  231. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  232. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  233. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  234. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  235. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  236. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  237. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  238. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  239. /*-----------------------------------------------------------------------
  240. * PCMCIA Power Switch
  241. *
  242. * The C2MON uses a TPS2211A PC-Card Power-Interface Switch to
  243. * control the voltages on the PCMCIA slot which is connected
  244. * to Port C (all outputs) and Port B (Over-Current Input)
  245. *-----------------------------------------------------------------------
  246. */
  247. /* Output pins */
  248. #define TPS2211_VCCD0 0x0002 /* PC.14 */
  249. #define TPS2211_VCCD1 0x0004 /* PC.13 */
  250. #define TPS2211_VPPD0 0x0008 /* PC.12 */
  251. #define TPS2211_VPPD1 0x0010 /* PC.11 */
  252. #define TPS2211_OUTPUTS ( TPS2211_VCCD0 | TPS2211_VCCD1 | \
  253. TPS2211_VPPD0 | TPS2211_VPPD1 )
  254. /* Input pins */
  255. #define TPS2211_OC 0x00000200 /* PB.22: Over-Current */
  256. #define TPS2211_INPUTS ( TPS2211_OC )
  257. /*-----------------------------------------------------------------------
  258. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  259. *-----------------------------------------------------------------------
  260. */
  261. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  262. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  263. #undef CONFIG_IDE_LED /* LED for ide not supported */
  264. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  265. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  266. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  267. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  268. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  269. /* Offset for data I/O */
  270. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  271. /* Offset for normal register accesses */
  272. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  273. /* Offset for alternate registers */
  274. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  275. /*-----------------------------------------------------------------------
  276. *
  277. *-----------------------------------------------------------------------
  278. *
  279. */
  280. #define CONFIG_SYS_DER 0
  281. /*
  282. * Init Memory Controller:
  283. *
  284. * BR0/1 and OR0/1 (FLASH)
  285. */
  286. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  287. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  288. /* used to re-map FLASH both when starting from SRAM or FLASH:
  289. * restrict access enough to keep SRAM working (if any)
  290. * but not too much to meddle with FLASH accesses
  291. */
  292. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  293. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  294. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  295. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  296. OR_SCY_5_CLK | OR_EHTR)
  297. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  298. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  299. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  300. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  301. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  302. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  303. /*
  304. * BR2/3 and OR2/3 (SDRAM)
  305. *
  306. */
  307. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  308. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  309. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  310. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  311. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  312. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  313. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  314. #ifndef CONFIG_CAN_DRIVER
  315. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  316. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  317. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  318. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  319. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  320. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  321. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  322. BR_PS_8 | BR_MS_UPMB | BR_V )
  323. #endif /* CONFIG_CAN_DRIVER */
  324. /*
  325. * Memory Periodic Timer Prescaler
  326. */
  327. /* periodic timer for refresh */
  328. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  329. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  330. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  331. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  332. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  333. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  334. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  335. /*
  336. * MAMR settings for SDRAM
  337. */
  338. /* 8 column SDRAM */
  339. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  340. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  341. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  342. /* 9 column SDRAM */
  343. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  344. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  345. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  346. #endif /* __CONFIG_H */