bf548-ezkit.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * U-boot - Configuration file for BF548 STAMP board
  3. */
  4. #ifndef __CONFIG_BF548_EZKIT_H__
  5. #define __CONFIG_BF548_EZKIT_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  11. /*
  12. * Clock Settings
  13. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  14. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  15. */
  16. /* CONFIG_CLKIN_HZ is any value in Hz */
  17. #define CONFIG_CLKIN_HZ 25000000
  18. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  19. /* 1 = CLKIN / 2 */
  20. #define CONFIG_CLKIN_HALF 0
  21. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  22. /* 1 = bypass PLL */
  23. #define CONFIG_PLL_BYPASS 0
  24. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  25. /* Values can range from 0-63 (where 0 means 64) */
  26. #define CONFIG_VCO_MULT 21
  27. /* CCLK_DIV controls the core clock divider */
  28. /* Values can be 1, 2, 4, or 8 ONLY */
  29. #define CONFIG_CCLK_DIV 1
  30. /* SCLK_DIV controls the system clock divider */
  31. /* Values can range from 1-15 */
  32. #define CONFIG_SCLK_DIV 4
  33. /*
  34. * Memory Settings
  35. */
  36. #define CONFIG_MEM_ADD_WDTH 10
  37. #define CONFIG_MEM_SIZE 64
  38. #define CONFIG_EBIU_DDRCTL0_VAL 0x218A83FE
  39. #define CONFIG_EBIU_DDRCTL1_VAL 0x20022222
  40. #define CONFIG_EBIU_DDRCTL2_VAL 0x00000021
  41. /* Default EZ-Kit bank mapping:
  42. * Async Bank 0 - 32MB Burst Flash
  43. * Async Bank 1 - Ethernet
  44. * Async Bank 2 - Nothing
  45. * Async Bank 3 - Nothing
  46. */
  47. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  48. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  49. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  50. #define CONFIG_EBIU_FCTL_VAL (BCLK_4)
  51. #define CONFIG_EBIU_MODE_VAL (B0MODE_FLASH)
  52. #define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
  53. #define CONFIG_SYS_MALLOC_LEN (768 * 1024)
  54. /*
  55. * Network Settings
  56. */
  57. #define ADI_CMDS_NETWORK 1
  58. #define CONFIG_NET_MULTI
  59. #define CONFIG_SMC911X 1
  60. #define CONFIG_SMC911X_BASE 0x24000000
  61. #define CONFIG_SMC911X_16_BIT
  62. #define CONFIG_HOSTNAME bf548-ezkit
  63. /* Uncomment next line to use fixed MAC address */
  64. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  65. /*
  66. * Flash Settings
  67. */
  68. #define CONFIG_FLASH_CFI_DRIVER
  69. #define CONFIG_SYS_FLASH_BASE 0x20000000
  70. #define CONFIG_SYS_FLASH_CFI
  71. #define CONFIG_SYS_FLASH_PROTECTION
  72. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  73. #define CONFIG_SYS_MAX_FLASH_SECT 259
  74. /*
  75. * SPI Settings
  76. */
  77. #define CONFIG_BFIN_SPI
  78. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  79. #define CONFIG_SF_DEFAULT_SPEED 30000000
  80. #define CONFIG_SPI_FLASH
  81. #define CONFIG_SPI_FLASH_STMICRO
  82. /*
  83. * Env Storage Settings
  84. */
  85. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  86. #define CONFIG_ENV_IS_IN_SPI_FLASH
  87. #define CONFIG_ENV_OFFSET 0x10000
  88. #define CONFIG_ENV_SIZE 0x2000
  89. #define CONFIG_ENV_SECT_SIZE 0x10000
  90. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  91. #elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  92. #define CONFIG_ENV_IS_IN_NAND
  93. #define CONFIG_ENV_OFFSET 0x40000
  94. #define CONFIG_ENV_SIZE 0x20000
  95. #else
  96. #define CONFIG_ENV_IS_IN_FLASH 1
  97. #define CONFIG_ENV_ADDR 0x20002000
  98. #define CONFIG_ENV_OFFSET 0x2000
  99. #define CONFIG_ENV_SIZE 0x2000
  100. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  101. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  102. #endif
  103. /*
  104. * NAND Settings
  105. */
  106. #define CONFIG_BFIN_NFC_CTL_VAL 0x0033
  107. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  108. # define CONFIG_BFIN_NFC_BOOTROM_ECC
  109. #endif
  110. #define CONFIG_DRIVER_NAND_BFIN
  111. #define CONFIG_SYS_NAND_BASE 0 /* not actually used */
  112. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  113. #define NAND_MAX_CHIPS 1
  114. /*
  115. * I2C Settings
  116. */
  117. #define CONFIG_BFIN_TWI_I2C 1
  118. #define CONFIG_HARD_I2C 1
  119. /*
  120. * SATA
  121. */
  122. #if !defined(__ADSPBF544__)
  123. #define CONFIG_LIBATA
  124. #define CONFIG_SYS_SATA_MAX_DEVICE 1
  125. #define CONFIG_LBA48
  126. #define CONFIG_PATA_BFIN
  127. #define CONFIG_BFIN_ATAPI_BASE_ADDR 0xFFC03800
  128. #define CONFIG_BFIN_ATA_MODE XFER_PIO_4
  129. #endif
  130. /*
  131. * SDH Settings
  132. */
  133. #if !defined(__ADSPBF544__)
  134. #define CONFIG_GENERIC_MMC
  135. #define CONFIG_MMC
  136. #define CONFIG_BFIN_SDH
  137. #endif
  138. /*
  139. * USB Settings
  140. */
  141. #if !defined(__ADSPBF544__)
  142. #define CONFIG_USB
  143. #define CONFIG_MUSB_HCD
  144. #define CONFIG_USB_BLACKFIN
  145. #define CONFIG_USB_STORAGE
  146. #define CONFIG_MUSB_TIMEOUT 100000
  147. #endif
  148. /*
  149. * Misc Settings
  150. */
  151. #define CONFIG_BOARD_EARLY_INIT_F
  152. #define CONFIG_RTC_BFIN
  153. #define CONFIG_UART_CONSOLE 1
  154. #define CONFIG_BFIN_SPI_IMG_SIZE 0x50000
  155. #ifndef __ADSPBF542__
  156. /* Don't waste time transferring a logo over the UART */
  157. # if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART)
  158. # define CONFIG_VIDEO
  159. # endif
  160. # define CONFIG_DEB_DMA_URGENT
  161. #endif
  162. /* Define if want to do post memory test */
  163. #undef CONFIG_POST
  164. #ifdef CONFIG_POST
  165. #define FLASH_START_POST_BLOCK 11 /* Should > = 11 */
  166. #define FLASH_END_POST_BLOCK 71 /* Should < = 71 */
  167. #endif
  168. /*
  169. * Pull in common ADI header for remaining command/environment setup
  170. */
  171. #include <configs/bfin_adi_common.h>
  172. #endif