bf527-ad7160-eval.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * U-boot - Configuration file for BF527 AD7160-EVAL board
  3. */
  4. #ifndef __CONFIG_BF527_AD7160_EVAL_H__
  5. #define __CONFIG_BF527_AD7160_EVAL_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
  11. /*
  12. * Clock Settings
  13. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  14. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  15. */
  16. /* CONFIG_CLKIN_HZ is any value in Hz */
  17. #define CONFIG_CLKIN_HZ 24000000
  18. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  19. /* 1 = CLKIN / 2 */
  20. #define CONFIG_CLKIN_HALF 0
  21. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  22. /* 1 = bypass PLL */
  23. #define CONFIG_PLL_BYPASS 0
  24. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  25. /* Values can range from 0-63 (where 0 means 64) */
  26. #define CONFIG_VCO_MULT 25
  27. /* CCLK_DIV controls the core clock divider */
  28. /* Values can be 1, 2, 4, or 8 ONLY */
  29. #define CONFIG_CCLK_DIV 1
  30. /* SCLK_DIV controls the system clock divider */
  31. /* Values can range from 1-15 */
  32. #define CONFIG_SCLK_DIV 5
  33. /*
  34. * Memory Settings
  35. */
  36. #define CONFIG_MEM_ADD_WDTH 10
  37. #define CONFIG_MEM_SIZE 64
  38. #define CONFIG_EBIU_SDRRC_VAL 0x03F6
  39. #define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
  40. #define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
  41. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
  42. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
  43. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  44. #define CONFIG_SYS_MALLOC_LEN (640 * 1024)
  45. /*
  46. * NAND Settings
  47. * (can't be used same time as ethernet)
  48. */
  49. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  50. # define CONFIG_BFIN_NFC
  51. # define CONFIG_BFIN_NFC_BOOTROM_ECC
  52. #endif
  53. #ifdef CONFIG_BFIN_NFC
  54. #define CONFIG_BFIN_NFC_CTL_VAL 0x0033
  55. #define CONFIG_DRIVER_NAND_BFIN
  56. #define CONFIG_SYS_NAND_BASE 0 /* not actually used */
  57. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  58. #define NAND_MAX_CHIPS 1
  59. #endif
  60. /*
  61. * Flash Settings
  62. */
  63. #define CONFIG_FLASH_CFI_DRIVER
  64. #define CONFIG_SYS_FLASH_BASE 0x20000000
  65. #define CONFIG_SYS_FLASH_CFI
  66. #define CONFIG_SYS_FLASH_PROTECTION
  67. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  68. #define CONFIG_SYS_MAX_FLASH_SECT 259
  69. /*
  70. * SPI Settings
  71. */
  72. #define CONFIG_BFIN_SPI
  73. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  74. #define CONFIG_SF_DEFAULT_SPEED 30000000
  75. #define CONFIG_SPI_FLASH
  76. #define CONFIG_SPI_FLASH_STMICRO
  77. /*
  78. * Env Storage Settings
  79. */
  80. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  81. #define CONFIG_ENV_IS_IN_SPI_FLASH
  82. #define CONFIG_ENV_OFFSET 0x10000
  83. #define CONFIG_ENV_SIZE 0x2000
  84. #define CONFIG_ENV_SECT_SIZE 0x10000
  85. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  86. #elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  87. #define CONFIG_ENV_IS_IN_NAND
  88. #define CONFIG_ENV_OFFSET 0x40000
  89. #define CONFIG_ENV_SIZE 0x20000
  90. #else
  91. #define CONFIG_ENV_IS_IN_FLASH
  92. #define CONFIG_ENV_OFFSET 0x4000
  93. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  94. #define CONFIG_ENV_SIZE 0x2000
  95. #define CONFIG_ENV_SECT_SIZE 0x2000
  96. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  97. #endif
  98. /*
  99. * I2C Settings
  100. */
  101. #define CONFIG_BFIN_TWI_I2C 1
  102. #define CONFIG_HARD_I2C 1
  103. /*
  104. * SPI_MMC Settings
  105. */
  106. #define CONFIG_MMC
  107. #define CONFIG_CMD_EXT2
  108. #define CONFIG_SPI_MMC
  109. #define CONFIG_SPI_MMC_DEFAULT_CS (MAX_CTRL_CS + GPIO_PH3)
  110. /*
  111. * Misc Settings
  112. */
  113. #define CONFIG_MISC_INIT_R
  114. #define CONFIG_UART_CONSOLE 0
  115. /*
  116. * Pull in common ADI header for remaining command/environment setup
  117. */
  118. #include <configs/bfin_adi_common.h>
  119. #endif