aria.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653
  1. /*
  2. * (C) Copyright 2009 Wolfgang Denk <wd@denx.de>
  3. * (C) Copyright 2009, DAVE Srl <www.dave.eu>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Aria board configuration file
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_ARIA 1
  29. /*
  30. * Memory map for the ARIA board:
  31. *
  32. * 0x0000_0000-0x0FFF_FFFF DDR RAM (256 MB)
  33. * 0x3000_0000-0x3001_FFFF On Chip SRAM (128 KB)
  34. * 0x3010_0000-0x3011_FFFF On Board SRAM (128 KB) - CS6
  35. * 0x3020_0000-0x3021_FFFF FPGA (128 KB) - CS2
  36. * 0x8000_0000-0x803F_FFFF IMMR (4 MB)
  37. * 0x8400_0000-0x82FF_FFFF PCI I/O space (16 MB)
  38. * 0xA000_0000-0xAFFF_FFFF PCI memory space (256 MB)
  39. * 0xB000_0000-0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
  40. * 0xFC00_0000-0xFFFF_FFFF NOR Boot FLASH (64 MB)
  41. */
  42. /*
  43. * High Level Configuration Options
  44. */
  45. #define CONFIG_E300 1 /* E300 Family */
  46. #define CONFIG_MPC512X 1 /* MPC512X family */
  47. #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
  48. #define CONFIG_FSL_DIU_LOGO_BMP 1 /* Don't include FSL DIU binary bmp */
  49. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  50. /* video */
  51. #undef CONFIG_VIDEO
  52. #if defined(CONFIG_VIDEO)
  53. #define CONFIG_CFB_CONSOLE
  54. #define CONFIG_VGA_AS_SINGLE_DEVICE
  55. #endif
  56. /* CONFIG_PCI is defined at config time */
  57. #define CONFIG_SYS_MPC512X_CLKIN 33000000 /* in Hz */
  58. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  59. #define CONFIG_MISC_INIT_R
  60. #define CONFIG_SYS_IMMR 0x80000000
  61. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
  62. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  63. #define CONFIG_SYS_MEMTEST_END 0x00400000
  64. /*
  65. * DDR Setup - manually set all parameters as there's no SPD etc.
  66. */
  67. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  68. #define CONFIG_SYS_DDR_BASE 0x00000000
  69. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  70. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  71. #define CONFIG_SYS_IOCTRL_MUX_DDR 0x00000036
  72. /* DDR Controller Configuration
  73. *
  74. * SYS_CFG:
  75. * [31:31] MDDRC Soft Reset: Diabled
  76. * [30:30] DRAM CKE pin: Enabled
  77. * [29:29] DRAM CLK: Enabled
  78. * [28:28] Command Mode: Enabled (For initialization only)
  79. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  80. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  81. * [20:19] Read Test: DON'T USE
  82. * [18:18] Self Refresh: Enabled
  83. * [17:17] 16bit Mode: Disabled
  84. * [16:13] Ready Delay: 2
  85. * [12:12] Half DQS Delay: Disabled
  86. * [11:11] Quarter DQS Delay: Disabled
  87. * [10:08] Write Delay: 2
  88. * [07:07] Early ODT: Disabled
  89. * [06:06] On DIE Termination: Disabled
  90. * [05:05] FIFO Overflow Clear: DON'T USE here
  91. * [04:04] FIFO Underflow Clear: DON'T USE here
  92. * [03:03] FIFO Overflow Pending: DON'T USE here
  93. * [02:02] FIFO Underlfow Pending: DON'T USE here
  94. * [01:01] FIFO Overlfow Enabled: Enabled
  95. * [00:00] FIFO Underflow Enabled: Enabled
  96. * TIME_CFG0
  97. * [31:16] DRAM Refresh Time: 0 CSB clocks
  98. * [15:8] DRAM Command Time: 0 CSB clocks
  99. * [07:00] DRAM Precharge Time: 0 CSB clocks
  100. * TIME_CFG1
  101. * [31:26] DRAM tRFC:
  102. * [25:21] DRAM tWR1:
  103. * [20:17] DRAM tWRT1:
  104. * [16:11] DRAM tDRR:
  105. * [10:05] DRAM tRC:
  106. * [04:00] DRAM tRAS:
  107. * TIME_CFG2
  108. * [31:28] DRAM tRCD:
  109. * [27:23] DRAM tFAW:
  110. * [22:19] DRAM tRTW1:
  111. * [18:15] DRAM tCCD:
  112. * [14:10] DRAM tRTP:
  113. * [09:05] DRAM tRP:
  114. * [04:00] DRAM tRPA
  115. */
  116. #define CONFIG_SYS_MDDRC_SYS_CFG ( (1 << 31) | /* RST_B */ \
  117. (1 << 30) | /* CKE */ \
  118. (1 << 29) | /* CLK_ON */ \
  119. (0 << 28) | /* CMD_MODE */ \
  120. (4 << 25) | /* DRAM_ROW_SELECT */ \
  121. (3 << 21) | /* DRAM_BANK_SELECT */ \
  122. (0 << 18) | /* SELF_REF_EN */ \
  123. (0 << 17) | /* 16BIT_MODE */ \
  124. (2 << 13) | /* RDLY */ \
  125. (0 << 12) | /* HALF_DQS_DLY */ \
  126. (1 << 11) | /* QUART_DQS_DLY */ \
  127. (2 << 8) | /* WDLY */ \
  128. (0 << 7) | /* EARLY_ODT */ \
  129. (1 << 6) | /* ON_DIE_TERMINATE */ \
  130. (0 << 5) | /* FIFO_OV_CLEAR */ \
  131. (0 << 4) | /* FIFO_UV_CLEAR */ \
  132. (0 << 1) | /* FIFO_OV_EN */ \
  133. (0 << 0) /* FIFO_UV_EN */ \
  134. )
  135. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x030C3D2E
  136. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x55D81189
  137. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34790863
  138. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  139. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  140. #define CONFIG_SYS_MICRON_EMR ( (1 << 24) | /* CMD_REQ */ \
  141. (0 << 22) | /* DRAM_CS */ \
  142. (0 << 21) | /* DRAM_RAS */ \
  143. (0 << 20) | /* DRAM_CAS */ \
  144. (0 << 19) | /* DRAM_WEB */ \
  145. (1 << 16) | /* DRAM_BS[2:0] */ \
  146. (0 << 15) | /* */ \
  147. (0 << 12) | /* A12->out */ \
  148. (0 << 11) | /* A11->RDQS */ \
  149. (0 << 10) | /* A10->DQS# */ \
  150. (0 << 7) | /* OCD program */ \
  151. (0 << 6) | /* Rtt1 */ \
  152. (0 << 3) | /* posted CAS# */ \
  153. (0 << 2) | /* Rtt0 */ \
  154. (1 << 1) | /* ODS */ \
  155. (0 << 0) /* DLL */ \
  156. )
  157. #define CONFIG_SYS_MICRON_EMR2 0x01020000
  158. #define CONFIG_SYS_MICRON_EMR3 0x01030000
  159. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  160. #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
  161. #define CONFIG_SYS_MICRON_EMR_OCD ( (1 << 24) | /* CMD_REQ */ \
  162. (0 << 22) | /* DRAM_CS */ \
  163. (0 << 21) | /* DRAM_RAS */ \
  164. (0 << 20) | /* DRAM_CAS */ \
  165. (0 << 19) | /* DRAM_WEB */ \
  166. (1 << 16) | /* DRAM_BS[2:0] */ \
  167. (0 << 15) | /* */ \
  168. (0 << 12) | /* A12->out */ \
  169. (0 << 11) | /* A11->RDQS */ \
  170. (1 << 10) | /* A10->DQS# */ \
  171. (7 << 7) | /* OCD program */ \
  172. (0 << 6) | /* Rtt1 */ \
  173. (0 << 3) | /* posted CAS# */ \
  174. (1 << 2) | /* Rtt0 */ \
  175. (0 << 1) | /* ODS (Output Drive Strength) */ \
  176. (0 << 0) /* DLL */ \
  177. )
  178. /*
  179. * Backward compatible definitions,
  180. * so we do not have to change arch/powerpc/cpu/mpc512x/fixed_sdram.c
  181. */
  182. #define CONFIG_SYS_DDRCMD_EM2 (CONFIG_SYS_MICRON_EMR2)
  183. #define CONFIG_SYS_DDRCMD_EM3 (CONFIG_SYS_MICRON_EMR3)
  184. #define CONFIG_SYS_DDRCMD_EN_DLL (CONFIG_SYS_MICRON_EMR)
  185. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT (CONFIG_SYS_MICRON_EMR_OCD)
  186. /* DDR Priority Manager Configuration */
  187. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  188. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  189. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  190. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  191. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  192. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  193. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  194. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  195. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  196. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  197. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  198. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  199. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  200. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  201. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  202. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  203. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  204. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  205. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  206. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  207. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  208. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  209. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  210. /*
  211. * NOR FLASH on the Local Bus
  212. */
  213. #define CONFIG_SYS_FLASH_CFI /* use the CFI code */
  214. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  215. #define CONFIG_SYS_FLASH_BASE 0xF8000000 /* start of FLASH */
  216. #define CONFIG_SYS_FLASH_SIZE 0x08000000 /* max flash size */
  217. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  218. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  219. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  220. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* max sectors */
  221. #undef CONFIG_SYS_FLASH_CHECKSUM
  222. /*
  223. * NAND FLASH support
  224. * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
  225. */
  226. #define CONFIG_CMD_NAND /* enable NAND support */
  227. #define CONFIG_JFFS2_NAND /* with JFFS2 on it */
  228. #define CONFIG_NAND_MPC5121_NFC
  229. #define CONFIG_SYS_NAND_BASE 0x40000000
  230. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  231. #define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  232. /*
  233. * Configuration parameters for MPC5121 NAND driver
  234. */
  235. #define CONFIG_FSL_NFC_WIDTH 1
  236. #define CONFIG_FSL_NFC_WRITE_SIZE 2048
  237. #define CONFIG_FSL_NFC_SPARE_SIZE 64
  238. #define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  239. #define CONFIG_SYS_SRAM_BASE 0x30000000
  240. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  241. /* Make two SRAM regions contiguous */
  242. #define CONFIG_SYS_ARIA_SRAM_BASE (CONFIG_SYS_SRAM_BASE + \
  243. CONFIG_SYS_SRAM_SIZE)
  244. #define CONFIG_SYS_ARIA_SRAM_SIZE 0x00100000 /* reserve 1MB-window */
  245. #define CONFIG_SYS_ARIA_FPGA_BASE (CONFIG_SYS_ARIA_SRAM_BASE + \
  246. CONFIG_SYS_ARIA_SRAM_SIZE)
  247. #define CONFIG_SYS_ARIA_FPGA_SIZE 0x20000 /* 128 KB */
  248. #define CONFIG_SYS_CS0_CFG 0x05059150
  249. #define CONFIG_SYS_CS2_CFG ( (5 << 24) | \
  250. (5 << 16) | \
  251. (1 << 15) | \
  252. (0 << 14) | \
  253. (0 << 13) | \
  254. (1 << 12) | \
  255. (0 << 10) | \
  256. (3 << 8) | /* 32 bit */ \
  257. (0 << 7) | \
  258. (1 << 6) | \
  259. (1 << 4) | \
  260. (0 << 3) | \
  261. (0 << 2) | \
  262. (0 << 1) | \
  263. (0 << 0) \
  264. )
  265. #define CONFIG_SYS_CS6_CFG 0x05059150
  266. /* Use alternative CS timing for CS0 and CS2 */
  267. #define CONFIG_SYS_CS_ALETIMING 0x00000005
  268. /* Use SRAM for initial stack */
  269. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE
  270. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE
  271. #define CONFIG_SYS_GBL_DATA_SIZE 0x100
  272. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  273. CONFIG_SYS_GBL_DATA_SIZE)
  274. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  275. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  276. #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
  277. #ifdef CONFIG_FSL_DIU_FB
  278. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024)
  279. #else
  280. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  281. #endif
  282. /* FPGA */
  283. #define CONFIG_ARIA_FPGA 1
  284. /*
  285. * Serial Port
  286. */
  287. #define CONFIG_CONS_INDEX 1
  288. /*
  289. * Serial console configuration
  290. */
  291. #define CONFIG_PSC_CONSOLE 3 /* console on PSC3 */
  292. #if CONFIG_PSC_CONSOLE != 3
  293. #error CONFIG_PSC_CONSOLE must be 3
  294. #endif
  295. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  296. #define CONFIG_SYS_BAUDRATE_TABLE \
  297. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  298. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  299. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  300. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  301. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  302. #define CONFIG_CMDLINE_EDITING 1 /* command line history */
  303. /* Use the HUSH parser */
  304. #define CONFIG_SYS_HUSH_PARSER
  305. #ifdef CONFIG_SYS_HUSH_PARSER
  306. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  307. #endif
  308. /*
  309. * PCI
  310. */
  311. #ifdef CONFIG_PCI
  312. #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
  313. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  314. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  315. #define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + \
  316. CONFIG_SYS_PCI_MEM_SIZE)
  317. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  318. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  319. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  320. #define CONFIG_SYS_PCI_IO_PHYS 0x84000000
  321. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
  322. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  323. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  324. #endif
  325. /* I2C */
  326. #define CONFIG_HARD_I2C /* I2C with hardware support */
  327. #undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
  328. #define CONFIG_I2C_MULTI_BUS
  329. /* I2C speed and slave address */
  330. #define CONFIG_SYS_I2C_SPEED 100000
  331. #define CONFIG_SYS_I2C_SLAVE 0x7F
  332. #if 0
  333. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  334. #endif
  335. /*
  336. * IIM - IC Identification Module
  337. */
  338. #undef CONFIG_IIM
  339. /*
  340. * EEPROM configuration for Atmel AT24C32A-10TQ-2.7:
  341. * 16-bit addresses, 10ms write delay, 32-Byte Page Write Mode
  342. */
  343. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  344. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  345. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  346. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  347. /*
  348. * Ethernet configuration
  349. */
  350. #define CONFIG_MPC512x_FEC 1
  351. #define CONFIG_NET_MULTI
  352. #define CONFIG_PHY_ADDR 0x17
  353. #define CONFIG_MII 1 /* MII PHY management */
  354. #define CONFIG_FEC_AN_TIMEOUT 1
  355. #define CONFIG_HAS_ETH0
  356. /*
  357. * Environment
  358. */
  359. #define CONFIG_ENV_IS_IN_FLASH 1
  360. /* This has to be a multiple of the flash sector size */
  361. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
  362. CONFIG_SYS_MONITOR_LEN)
  363. #define CONFIG_ENV_SIZE 0x2000
  364. #define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) */
  365. /* Address and size of Redundant Environment Sector */
  366. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
  367. CONFIG_ENV_SECT_SIZE)
  368. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  369. #define CONFIG_LOADS_ECHO 1
  370. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1
  371. #include <config_cmd_default.h>
  372. #define CONFIG_CMD_ASKENV
  373. #define CONFIG_CMD_DHCP
  374. #define CONFIG_CMD_EEPROM
  375. #undef CONFIG_CMD_FUSE
  376. #define CONFIG_CMD_I2C
  377. #undef CONFIG_CMD_IDE
  378. #define CONFIG_CMD_JFFS2
  379. #define CONFIG_CMD_MII
  380. #define CONFIG_CMD_NFS
  381. #define CONFIG_CMD_PING
  382. #define CONFIG_CMD_REGINFO
  383. #if defined(CONFIG_PCI)
  384. #define CONFIG_CMD_PCI
  385. #endif
  386. #if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2)
  387. #define CONFIG_DOS_PARTITION
  388. #define CONFIG_MAC_PARTITION
  389. #define CONFIG_ISO_PARTITION
  390. #endif /* defined(CONFIG_CMD_IDE) */
  391. /*
  392. * Dynamic MTD partition support
  393. */
  394. #define CONFIG_CMD_MTDPARTS
  395. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  396. #define CONFIG_FLASH_CFI_MTD
  397. #define MTDIDS_DEFAULT "nor0=f8000000.flash,nand0=mpc5121.nand"
  398. /*
  399. * NOR flash layout:
  400. *
  401. * F8000000 - FEAFFFFF 107 MiB User Data
  402. * FEB00000 - FFAFFFFF 16 MiB Root File System
  403. * FFB00000 - FFFEFFFF 4 MiB Linux Kernel
  404. * FFF00000 - FFFBFFFF 768 KiB U-Boot (up to 512 KiB) and 2 x * env
  405. * FFFC0000 - FFFFFFFF 256 KiB Device Tree
  406. *
  407. * NAND flash layout: one big partition
  408. */
  409. #define MTDPARTS_DEFAULT "mtdparts=f8000000.flash:107m(user)," \
  410. "16m(rootfs)," \
  411. "4m(kernel)," \
  412. "768k(u-boot)," \
  413. "256k(dtb);" \
  414. "mpc5121.nand:-(data)"
  415. /*
  416. * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
  417. * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE
  418. * is set to 0xFFFF, watchdog timeouts after about 64s. For details
  419. * refer to chapter 36 of the MPC5121e Reference Manual.
  420. */
  421. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  422. #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
  423. /*
  424. * Miscellaneous configurable options
  425. */
  426. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  427. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  428. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  429. #ifdef CONFIG_CMD_KGDB
  430. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  431. #else
  432. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  433. #endif
  434. /* Print Buffer Size */
  435. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  436. sizeof(CONFIG_SYS_PROMPT) + 16)
  437. /* max number of command args */
  438. #define CONFIG_SYS_MAXARGS 32
  439. /* Boot Argument Buffer Size */
  440. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  441. #define CONFIG_SYS_HZ 1000
  442. /*
  443. * For booting Linux, the board info and command line data
  444. * have to be in the first 256 MB of memory, since this is
  445. * the maximum mapped by the Linux kernel during initialization.
  446. */
  447. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  448. /* Cache Configuration */
  449. #define CONFIG_SYS_DCACHE_SIZE 32768
  450. #define CONFIG_SYS_CACHELINE_SIZE 32
  451. #ifdef CONFIG_CMD_KGDB
  452. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of 32 */
  453. #endif
  454. #define CONFIG_SYS_HID0_INIT 0x000000000
  455. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  456. HID0_ICE)
  457. #define CONFIG_SYS_HID2 HID2_HBE
  458. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  459. #ifdef CONFIG_CMD_KGDB
  460. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  461. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  462. #endif
  463. /*
  464. * Environment Configuration
  465. */
  466. #define CONFIG_ENV_OVERWRITE
  467. #define CONFIG_TIMESTAMP
  468. #define CONFIG_HOSTNAME aria
  469. #define CONFIG_BOOTFILE aria/uImage
  470. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  471. #define CONFIG_LOADADDR 400000 /* default load addr */
  472. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  473. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  474. #define CONFIG_BAUDRATE 115200
  475. #define CONFIG_PREBOOT "echo;" \
  476. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  477. "echo"
  478. #define CONFIG_EXTRA_ENV_SETTINGS \
  479. "u-boot_addr_r=200000\0" \
  480. "kernel_addr_r=600000\0" \
  481. "fdt_addr_r=880000\0" \
  482. "ramdisk_addr_r=900000\0" \
  483. "u-boot_addr=FFF00000\0" \
  484. "kernel_addr=FFB00000\0" \
  485. "fdt_addr=FFFC0000\0" \
  486. "ramdisk_addr=FEB00000\0" \
  487. "ramdiskfile=aria/uRamdisk\0" \
  488. "u-boot=aria/u-boot.bin\0" \
  489. "fdtfile=aria/aria.dtb\0" \
  490. "netdev=eth0\0" \
  491. "consdev=ttyPSC0\0" \
  492. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  493. "nfsroot=${serverip}:${rootpath}\0" \
  494. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  495. "addip=setenv bootargs ${bootargs} " \
  496. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  497. ":${hostname}:${netdev}:off panic=1\0" \
  498. "addtty=setenv bootargs ${bootargs} " \
  499. "console=${consdev},${baudrate}\0" \
  500. "flash_nfs=run nfsargs addip addtty;" \
  501. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  502. "flash_self=run ramargs addip addtty;" \
  503. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  504. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  505. "tftp ${fdt_addr_r} ${fdtfile};" \
  506. "run nfsargs addip addtty;" \
  507. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  508. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  509. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  510. "tftp ${fdt_addr_r} ${fdtfile};" \
  511. "run ramargs addip addtty;" \
  512. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  513. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  514. "update=protect off ${u-boot_addr} +${filesize};" \
  515. "era ${u-boot_addr} +${filesize};" \
  516. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  517. "upd=run load update\0" \
  518. ""
  519. #define CONFIG_BOOTCOMMAND "run flash_self"
  520. #define CONFIG_OF_LIBFDT 1
  521. #define CONFIG_OF_BOARD_SETUP 1
  522. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  523. #define OF_CPU "PowerPC,5121@0"
  524. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  525. #define OF_TBCLK (bd->bi_busfreq / 4)
  526. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  527. /*-----------------------------------------------------------------------
  528. * IDE/ATA stuff
  529. *-----------------------------------------------------------------------
  530. */
  531. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  532. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  533. #undef CONFIG_IDE_LED /* LED for IDE not supported */
  534. #define CONFIG_IDE_RESET /* reset for IDE supported */
  535. #define CONFIG_IDE_PREINIT
  536. #define CONFIG_SYS_IDE_MAXBUS 1 /* 1 IDE bus */
  537. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* 1 drive per IDE bus */
  538. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  539. #define CONFIG_SYS_ATA_BASE_ADDR get_pata_base()
  540. /* Offset for data I/O RefMan MPC5121EE Table 28-10 */
  541. #define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
  542. /* Offset for normal register accesses */
  543. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  544. /* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
  545. #define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
  546. /* Interval between registers */
  547. #define CONFIG_SYS_ATA_STRIDE 4
  548. #define ATA_BASE_ADDR get_pata_base()
  549. /*
  550. * Control register bit definitions
  551. */
  552. #define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
  553. #define FSL_ATA_CTRL_ATA_RST_B 0x40000000
  554. #define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
  555. #define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
  556. #define FSL_ATA_CTRL_DMA_PENDING 0x08000000
  557. #define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
  558. #define FSL_ATA_CTRL_DMA_WRITE 0x02000000
  559. #define FSL_ATA_CTRL_IORDY_EN 0x01000000
  560. #endif /* __CONFIG_H */