aev.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CONFIG_AEVFIFO 1
  39. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  40. /*
  41. * Valid values for CONFIG_SYS_TEXT_BASE are:
  42. * 0xFC000000 boot low (standard configuration with room for
  43. * max 64 MByte Flash ROM)
  44. * 0xFFF00000 boot high (for a backup copy of U-Boot)
  45. * 0x00100000 boot from RAM (for testing only)
  46. */
  47. #ifndef CONFIG_SYS_TEXT_BASE
  48. #define CONFIG_SYS_TEXT_BASE 0xFC000000
  49. #endif
  50. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  51. /*
  52. * Serial console configuration
  53. */
  54. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  55. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  56. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  57. /*
  58. * PCI Mapping:
  59. * 0x40000000 - 0x4fffffff - PCI Memory
  60. * 0x50000000 - 0x50ffffff - PCI IO Space
  61. */
  62. #ifdef CONFIG_AEVFIFO
  63. #define CONFIG_PCI 1
  64. #define CONFIG_PCI_PNP 1
  65. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  66. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  67. #define CONFIG_PCI_MEM_BUS 0x40000000
  68. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  69. #define CONFIG_PCI_MEM_SIZE 0x10000000
  70. #define CONFIG_PCI_IO_BUS 0x50000000
  71. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  72. #define CONFIG_PCI_IO_SIZE 0x01000000
  73. #define CONFIG_NET_MULTI 1
  74. #define CONFIG_EEPRO100 1
  75. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  76. #define CONFIG_NS8382X 1
  77. #endif /* CONFIG_AEVFIFO */
  78. /* Partitions */
  79. #define CONFIG_MAC_PARTITION
  80. #define CONFIG_DOS_PARTITION
  81. #define CONFIG_ISO_PARTITION
  82. /* POST support */
  83. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  84. CONFIG_SYS_POST_CPU | \
  85. CONFIG_SYS_POST_I2C)
  86. #ifdef CONFIG_POST
  87. /* preserve space for the post_word at end of on-chip SRAM */
  88. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  89. #endif
  90. /*
  91. * BOOTP options
  92. */
  93. #define CONFIG_BOOTP_BOOTFILESIZE
  94. #define CONFIG_BOOTP_BOOTPATH
  95. #define CONFIG_BOOTP_GATEWAY
  96. #define CONFIG_BOOTP_HOSTNAME
  97. /*
  98. * Command line configuration.
  99. */
  100. #include <config_cmd_default.h>
  101. #define CONFIG_CMD_ASKENV
  102. #define CONFIG_CMD_DATE
  103. #define CONFIG_CMD_DHCP
  104. #define CONFIG_CMD_ECHO
  105. #define CONFIG_CMD_EEPROM
  106. #define CONFIG_CMD_I2C
  107. #define CONFIG_CMD_MII
  108. #define CONFIG_CMD_NFS
  109. #define CONFIG_CMD_PCI
  110. #define CONFIG_CMD_PING
  111. #define CONFIG_CMD_REGINFO
  112. #define CONFIG_CMD_SNTP
  113. #ifdef CONFIG_POST
  114. #define CONFIG_CMD_DIAG
  115. #endif
  116. #define CONFIG_TIMESTAMP /* display image timestamps */
  117. #if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
  118. # define CONFIG_SYS_LOWBOOT 1
  119. #endif
  120. /*
  121. * Autobooting
  122. */
  123. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  124. #define CONFIG_PREBOOT "echo;" \
  125. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  126. "echo"
  127. #undef CONFIG_BOOTARGS
  128. #define CONFIG_EXTRA_ENV_SETTINGS \
  129. "netdev=eth0\0" \
  130. "rootpath=/opt/eldk/ppc_6xx\0" \
  131. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  132. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  133. "nfsroot=${serverip}:${rootpath} " \
  134. "console=ttyS0,${baudrate}\0" \
  135. "addip=setenv bootargs ${bootargs} " \
  136. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  137. ":${hostname}:${netdev}:off panic=1\0" \
  138. "flash_self=run ramargs addip;" \
  139. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  140. "flash_nfs=run nfsargs addip;" \
  141. "bootm ${kernel_addr}\0" \
  142. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  143. "bootfile=/tftpboot/tqm5200/uImage\0" \
  144. "load=tftp 200000 ${u-boot}\0" \
  145. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  146. "update=protect off FC000000 FC05FFFF;" \
  147. "erase FC000000 FC05FFFF;" \
  148. "cp.b 200000 FC000000 ${filesize};" \
  149. "protect on FC000000 FC05FFFF\0" \
  150. ""
  151. #define CONFIG_BOOTCOMMAND "run net_nfs"
  152. /*
  153. * IPB Bus clocking configuration.
  154. */
  155. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  156. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  157. /*
  158. * PCI Bus clocking configuration
  159. *
  160. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  161. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  162. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  163. */
  164. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  165. #endif
  166. /*
  167. * I2C configuration
  168. */
  169. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  170. #ifdef CONFIG_TQM5200_REV100
  171. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  172. #else
  173. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  174. #endif
  175. /*
  176. * I2C clock frequency
  177. *
  178. * Please notice, that the resulting clock frequency could differ from the
  179. * configured value. This is because the I2C clock is derived from system
  180. * clock over a frequency divider with only a few divider values. U-boot
  181. * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
  182. * approximation allways lies below the configured value, never above.
  183. */
  184. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  185. #define CONFIG_SYS_I2C_SLAVE 0x7F
  186. /*
  187. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  188. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  189. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  190. * same configuration could be used.
  191. */
  192. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  193. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  194. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  195. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  196. /*
  197. * Flash configuration
  198. */
  199. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
  200. /* use CFI flash driver if no module variant is spezified */
  201. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  202. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  203. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  204. #define CONFIG_SYS_FLASH_EMPTY_INFO
  205. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
  206. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  207. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  208. #if !defined(CONFIG_SYS_LOWBOOT)
  209. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
  210. #else /* CONFIG_SYS_LOWBOOT */
  211. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  212. #endif /* CONFIG_SYS_LOWBOOT */
  213. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  214. (= chip selects) */
  215. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  216. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  217. /*
  218. * Environment settings
  219. */
  220. #define CONFIG_ENV_IS_IN_FLASH 1
  221. #define CONFIG_ENV_SIZE 0x10000
  222. #define CONFIG_ENV_SECT_SIZE 0x20000
  223. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  224. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  225. /*
  226. * Memory map
  227. */
  228. #define CONFIG_SYS_MBAR 0xF0000000
  229. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  230. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  231. /* Use ON-Chip SRAM until RAM will be available */
  232. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  233. #ifdef CONFIG_POST
  234. /* preserve space for the post_word at end of on-chip SRAM */
  235. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  236. #else
  237. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  238. #endif
  239. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  240. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  241. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  242. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  243. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  244. # define CONFIG_SYS_RAMBOOT 1
  245. #endif
  246. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  247. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  248. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  249. /*
  250. * Ethernet configuration
  251. */
  252. #define CONFIG_MPC5xxx_FEC 1
  253. #define CONFIG_MPC5xxx_FEC_MII100
  254. /*
  255. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  256. */
  257. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  258. #define CONFIG_PHY_ADDR 0x00
  259. /*
  260. * GPIO configuration
  261. *
  262. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  263. * Bit 0 (mask: 0x80000000): 1
  264. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  265. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  266. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  267. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  268. * (because, there I2C1 is used as I2C bus)
  269. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  270. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  271. * 000 -> All PSC2 pins are GIOPs
  272. * 001 -> CAN1/2 on PSC2 pins
  273. * Use for REV100 STK52xx boards
  274. * use PSC6:
  275. * on STK52xx:
  276. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  277. * Bits 9:11 (mask: 0x00700000):
  278. * 101 -> PSC6 : Extended POST test is not available
  279. * on MINI-FAP and TQM5200_IB:
  280. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  281. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  282. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  283. * tests.
  284. */
  285. #define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
  286. /*
  287. * RTC configuration
  288. */
  289. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  290. /*
  291. * Miscellaneous configurable options
  292. */
  293. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  294. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  295. #if defined(CONFIG_CMD_KGDB)
  296. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  297. #else
  298. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  299. #endif
  300. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  301. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  302. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  303. /* Enable an alternate, more extensive memory test */
  304. #define CONFIG_SYS_ALT_MEMTEST
  305. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  306. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  307. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  308. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  309. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  310. #if defined(CONFIG_CMD_KGDB)
  311. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  312. #endif
  313. /*
  314. * Enable loopw command.
  315. */
  316. #define CONFIG_LOOPW
  317. /*
  318. * Various low-level settings
  319. */
  320. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  321. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  322. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  323. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  324. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  325. #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  326. #else
  327. #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  328. #endif
  329. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  330. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  331. #define CONFIG_LAST_STAGE_INIT
  332. /*
  333. * SRAM - Do not map below 2 GB in address space, because this area is used
  334. * for SDRAM autosizing.
  335. */
  336. #define CONFIG_SYS_CS2_START 0xE5000000
  337. #define CONFIG_SYS_CS2_SIZE 0x80000 /* 512 kByte */
  338. #define CONFIG_SYS_CS2_CFG 0x0004D930
  339. /*
  340. * Grafic controller - Do not map below 2 GB in address space, because this
  341. * area is used for SDRAM autosizing.
  342. */
  343. #define SM501_FB_BASE 0xE0000000
  344. #define CONFIG_SYS_CS1_START (SM501_FB_BASE)
  345. #define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
  346. #define CONFIG_SYS_CS1_CFG 0x8F48FF70
  347. #define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
  348. #define CONFIG_SYS_CS_BURST 0x00000000
  349. #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  350. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  351. #endif /* __CONFIG_H */