TQM866M.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
  33. #define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
  34. #define CONFIG_SYS_TEXT_BASE 0x40000000
  35. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
  36. #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
  37. #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
  38. #define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
  39. /* (it will be used if there is no */
  40. /* 'cpuclk' variable with valid value) */
  41. #undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */
  42. /* (function measure_gclk() */
  43. /* will be called) */
  44. #ifdef CONFIG_SYS_MEASURE_CPUCLK
  45. #define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */
  46. #endif
  47. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  48. #define CONFIG_SYS_SMC_RXBUFLEN 128
  49. #define CONFIG_SYS_MAXIDLE 10
  50. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  51. #define CONFIG_BOOTCOUNT_LIMIT
  52. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  53. #define CONFIG_BOARD_TYPES 1 /* support board types */
  54. #define CONFIG_PREBOOT "echo;" \
  55. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  56. "echo"
  57. #undef CONFIG_BOOTARGS
  58. #define CONFIG_EXTRA_ENV_SETTINGS \
  59. "netdev=eth0\0" \
  60. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  61. "nfsroot=${serverip}:${rootpath}\0" \
  62. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  63. "addip=setenv bootargs ${bootargs} " \
  64. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  65. ":${hostname}:${netdev}:off panic=1\0" \
  66. "flash_nfs=run nfsargs addip;" \
  67. "bootm ${kernel_addr}\0" \
  68. "flash_self=run ramargs addip;" \
  69. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  70. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  71. "rootpath=/opt/eldk/ppc_8xx\0" \
  72. "hostname=TQM866M\0" \
  73. "bootfile=TQM866M/uImage\0" \
  74. "fdt_addr=400C0000\0" \
  75. "kernel_addr=40100000\0" \
  76. "ramdisk_addr=40280000\0" \
  77. "u-boot=TQM866M/u-image.bin\0" \
  78. "load=tftp 200000 ${u-boot}\0" \
  79. "update=prot off 40000000 +${filesize};" \
  80. "era 40000000 +${filesize};" \
  81. "cp.b 200000 40000000 ${filesize};" \
  82. "sete filesize;save\0" \
  83. ""
  84. #define CONFIG_BOOTCOMMAND "run flash_self"
  85. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  86. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  87. #undef CONFIG_WATCHDOG /* watchdog disabled */
  88. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  89. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  90. /* enable I2C and select the hardware/software driver */
  91. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  92. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  93. #define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  94. #define CONFIG_SYS_I2C_SLAVE 0xFE
  95. #ifdef CONFIG_SOFT_I2C
  96. /*
  97. * Software (bit-bang) I2C driver configuration
  98. */
  99. #define PB_SCL 0x00000020 /* PB 26 */
  100. #define PB_SDA 0x00000010 /* PB 27 */
  101. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  102. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  103. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  104. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  105. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  106. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  107. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  108. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  109. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  110. #endif /* CONFIG_SOFT_I2C */
  111. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
  112. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  113. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  114. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  115. /*
  116. * BOOTP options
  117. */
  118. #define CONFIG_BOOTP_SUBNETMASK
  119. #define CONFIG_BOOTP_GATEWAY
  120. #define CONFIG_BOOTP_HOSTNAME
  121. #define CONFIG_BOOTP_BOOTPATH
  122. #define CONFIG_BOOTP_BOOTFILESIZE
  123. #define CONFIG_MAC_PARTITION
  124. #define CONFIG_DOS_PARTITION
  125. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  126. #define CONFIG_TIMESTAMP /* but print image timestmps */
  127. /*
  128. * Command line configuration.
  129. */
  130. #include <config_cmd_default.h>
  131. #define CONFIG_CMD_ASKENV
  132. #define CONFIG_CMD_DHCP
  133. #define CONFIG_CMD_EEPROM
  134. #define CONFIG_CMD_ELF
  135. #define CONFIG_CMD_EXT2
  136. #define CONFIG_CMD_IDE
  137. #define CONFIG_CMD_JFFS2
  138. #define CONFIG_CMD_NFS
  139. #define CONFIG_CMD_SNTP
  140. #define CONFIG_NETCONSOLE
  141. /*
  142. * Miscellaneous configurable options
  143. */
  144. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  145. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  146. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  147. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  148. #ifdef CONFIG_SYS_HUSH_PARSER
  149. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  150. #endif
  151. #if defined(CONFIG_CMD_KGDB)
  152. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  153. #else
  154. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  155. #endif
  156. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  157. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  158. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  159. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  160. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  161. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  162. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  163. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  164. /*
  165. * Low Level Configuration Settings
  166. * (address mappings, register initial values, etc.)
  167. * You should know what you are doing if you make changes here.
  168. */
  169. /*-----------------------------------------------------------------------
  170. * Internal Memory Mapped Register
  171. */
  172. #define CONFIG_SYS_IMMR 0xFFF00000
  173. /*-----------------------------------------------------------------------
  174. * Definitions for initial stack pointer and data area (in DPRAM)
  175. */
  176. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  177. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  178. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  179. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  180. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  181. /*-----------------------------------------------------------------------
  182. * Start addresses for the final memory configuration
  183. * (Set up by the startup code)
  184. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  185. */
  186. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  187. #define CONFIG_SYS_FLASH_BASE 0x40000000
  188. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  189. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  190. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  191. /*
  192. * For booting Linux, the board info and command line data
  193. * have to be in the first 8 MB of memory, since this is
  194. * the maximum mapped by the Linux kernel during initialization.
  195. */
  196. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  197. /*-----------------------------------------------------------------------
  198. * FLASH organization
  199. */
  200. /* use CFI flash driver */
  201. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  202. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  203. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  204. #define CONFIG_SYS_FLASH_EMPTY_INFO
  205. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  206. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  207. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  208. #define CONFIG_ENV_IS_IN_FLASH 1
  209. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  210. #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  211. #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  212. /* Address and size of Redundant Environment Sector */
  213. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  214. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  215. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  216. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  217. /*-----------------------------------------------------------------------
  218. * Dynamic MTD partition support
  219. */
  220. #define CONFIG_CMD_MTDPARTS
  221. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  222. #define CONFIG_FLASH_CFI_MTD
  223. #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
  224. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
  225. "128k(dtb)," \
  226. "1920k(kernel)," \
  227. "5632(rootfs)," \
  228. "4m(data)"
  229. /*-----------------------------------------------------------------------
  230. * Hardware Information Block
  231. */
  232. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  233. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  234. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  235. /*-----------------------------------------------------------------------
  236. * Cache Configuration
  237. */
  238. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  239. #if defined(CONFIG_CMD_KGDB)
  240. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  241. #endif
  242. /*-----------------------------------------------------------------------
  243. * SYPCR - System Protection Control 11-9
  244. * SYPCR can only be written once after reset!
  245. *-----------------------------------------------------------------------
  246. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  247. */
  248. #if defined(CONFIG_WATCHDOG)
  249. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  250. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  251. #else
  252. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  253. #endif
  254. /*-----------------------------------------------------------------------
  255. * SIUMCR - SIU Module Configuration 11-6
  256. *-----------------------------------------------------------------------
  257. * PCMCIA config., multi-function pin tri-state
  258. */
  259. #ifndef CONFIG_CAN_DRIVER
  260. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  261. #else /* we must activate GPL5 in the SIUMCR for CAN */
  262. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  263. #endif /* CONFIG_CAN_DRIVER */
  264. /*-----------------------------------------------------------------------
  265. * TBSCR - Time Base Status and Control 11-26
  266. *-----------------------------------------------------------------------
  267. * Clear Reference Interrupt Status, Timebase freezing enabled
  268. */
  269. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  270. /*-----------------------------------------------------------------------
  271. * PISCR - Periodic Interrupt Status and Control 11-31
  272. *-----------------------------------------------------------------------
  273. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  274. */
  275. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  276. /*-----------------------------------------------------------------------
  277. * SCCR - System Clock and reset Control Register 15-27
  278. *-----------------------------------------------------------------------
  279. * Set clock output, timebase and RTC source and divider,
  280. * power management and some other internal clocks
  281. */
  282. #define SCCR_MASK SCCR_EBDF11
  283. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  284. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  285. SCCR_DFALCD00)
  286. /*-----------------------------------------------------------------------
  287. * PCMCIA stuff
  288. *-----------------------------------------------------------------------
  289. *
  290. */
  291. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  292. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  293. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  294. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  295. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  296. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  297. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  298. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  299. /*-----------------------------------------------------------------------
  300. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  301. *-----------------------------------------------------------------------
  302. */
  303. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  304. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  305. #undef CONFIG_IDE_LED /* LED for ide not supported */
  306. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  307. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  308. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  309. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  310. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  311. /* Offset for data I/O */
  312. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  313. /* Offset for normal register accesses */
  314. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  315. /* Offset for alternate registers */
  316. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  317. /*-----------------------------------------------------------------------
  318. *
  319. *-----------------------------------------------------------------------
  320. *
  321. */
  322. #define CONFIG_SYS_DER 0
  323. /*
  324. * Init Memory Controller:
  325. *
  326. * BR0/1 and OR0/1 (FLASH)
  327. */
  328. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  329. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  330. /* used to re-map FLASH both when starting from SRAM or FLASH:
  331. * restrict access enough to keep SRAM working (if any)
  332. * but not too much to meddle with FLASH accesses
  333. */
  334. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  335. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  336. /*
  337. * FLASH timing: Default value of OR0 after reset
  338. */
  339. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  340. OR_SCY_15_CLK | OR_TRLX)
  341. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  342. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  343. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  344. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  345. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  346. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  347. /*
  348. * BR2/3 and OR2/3 (SDRAM)
  349. *
  350. */
  351. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  352. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  353. #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
  354. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  355. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  356. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  357. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  358. #ifndef CONFIG_CAN_DRIVER
  359. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  360. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  361. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  362. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  363. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  364. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  365. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  366. BR_PS_8 | BR_MS_UPMB | BR_V )
  367. #endif /* CONFIG_CAN_DRIVER */
  368. /*
  369. * 4096 Rows from SDRAM example configuration
  370. * 1000 factor s -> ms
  371. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  372. * 4 Number of refresh cycles per period
  373. * 64 Refresh cycle in ms per number of rows
  374. */
  375. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  376. /*
  377. * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
  378. *
  379. * CPUclock(MHz) * 31.2
  380. * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
  381. * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
  382. *
  383. * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
  384. * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
  385. * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
  386. * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
  387. *
  388. * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
  389. * be met also in the default configuration, i.e. if environment variable
  390. * 'cpuclk' is not set.
  391. */
  392. #define CONFIG_SYS_MAMR_PTA 97
  393. /*
  394. * Memory Periodic Timer Prescaler Register (MPTPR) values.
  395. */
  396. /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
  397. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
  398. /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
  399. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
  400. /*
  401. * MAMR settings for SDRAM
  402. */
  403. /* 8 column SDRAM */
  404. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  405. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  406. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  407. /* 9 column SDRAM */
  408. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  409. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  410. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  411. /* 10 column SDRAM */
  412. #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  413. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
  414. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  415. #define CONFIG_SCC1_ENET
  416. #define CONFIG_FEC_ENET
  417. #define CONFIG_ETHPRIME "SCC"
  418. /* pass open firmware flat tree */
  419. #define CONFIG_OF_LIBFDT 1
  420. #define CONFIG_OF_BOARD_SETUP 1
  421. #define CONFIG_HWCONFIG 1
  422. #endif /* __CONFIG_H */