TQM8272.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  33. #define CONFIG_MPC8272_FAMILY 1
  34. #define CONFIG_TQM8272 1
  35. #define CONFIG_SYS_TEXT_BASE 0x40000000
  36. #define CONFIG_GET_CPU_STR_F 1 /* Get the CPU ID STR */
  37. #define CONFIG_BOARD_GET_CPU_CLK_F 1 /* Get the CLKIN from board fct */
  38. #define STK82xx_150 1 /* on a STK82xx.150 */
  39. #define CONFIG_CPM2 1 /* Has a CPM2 */
  40. #define CONFIG_82xx_CONS_SMC1 1 /* console on SMC1 */
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #define CONFIG_BOARD_EARLY_INIT_R 1
  43. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  44. #define CONFIG_BAUDRATE 230400
  45. #else
  46. #define CONFIG_BAUDRATE 115200
  47. #endif
  48. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  49. #undef CONFIG_BOOTARGS
  50. #define CONFIG_EXTRA_ENV_SETTINGS \
  51. "netdev=eth0\0" \
  52. "consdev=ttyCPM0\0" \
  53. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  54. "nfsroot=${serverip}:${rootpath}\0" \
  55. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  56. "hostname=tqm8272\0" \
  57. "addip=setenv bootargs ${bootargs} " \
  58. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  59. ":${hostname}:${netdev}:off panic=1\0" \
  60. "addcons=setenv bootargs ${bootargs} " \
  61. "console=$(consdev),$(baudrate)\0" \
  62. "flash_nfs=run nfsargs addip addcons;" \
  63. "bootm ${kernel_addr}\0" \
  64. "flash_self=run ramargs addip addcons;" \
  65. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  66. "net_nfs=tftp 300000 ${bootfile};" \
  67. "run nfsargs addip addcons;bootm\0" \
  68. "rootpath=/opt/eldk/ppc_82xx\0" \
  69. "bootfile=/tftpboot/tqm8272/uImage\0" \
  70. "kernel_addr=40080000\0" \
  71. "ramdisk_addr=40100000\0" \
  72. "load=tftp 300000 /tftpboot/tqm8272/u-boot.bin\0" \
  73. "update=protect off 40000000 4003ffff;era 40000000 4003ffff;" \
  74. "cp.b 300000 40000000 40000;" \
  75. "setenv filesize;saveenv\0" \
  76. "cphwib=cp.b 4003fc00 33fc00 400\0" \
  77. "upd=run load cphwib update\0" \
  78. ""
  79. #define CONFIG_BOOTCOMMAND "run flash_self"
  80. #define CONFIG_I2C 1
  81. #if CONFIG_I2C
  82. /* enable I2C and select the hardware/software driver */
  83. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  84. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  85. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  86. #define CONFIG_SYS_I2C_SLAVE 0x7F
  87. /*
  88. * Software (bit-bang) I2C driver configuration
  89. */
  90. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  91. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  92. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  93. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  94. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  95. else iop->pdat &= ~0x00010000
  96. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  97. else iop->pdat &= ~0x00020000
  98. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  99. #define CONFIG_I2C_X
  100. /* EEPROM */
  101. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  102. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  103. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  104. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  105. /* I2C RTC */
  106. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  107. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  108. /* I2C SYSMON (LM75) */
  109. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  110. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  111. #define CONFIG_SYS_DTT_MAX_TEMP 70
  112. #define CONFIG_SYS_DTT_LOW_TEMP -30
  113. #define CONFIG_SYS_DTT_HYSTERESIS 3
  114. #else
  115. #undef CONFIG_HARD_I2C
  116. #undef CONFIG_SOFT_I2C
  117. #endif
  118. /*
  119. * select serial console configuration
  120. *
  121. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  122. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  123. * for SCC).
  124. *
  125. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  126. * defined elsewhere (for example, on the cogent platform, there are serial
  127. * ports on the motherboard which are used for the serial console - see
  128. * cogent/cma101/serial.[ch]).
  129. */
  130. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  131. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  132. #undef CONFIG_CONS_NONE /* define if console on something else*/
  133. #ifdef CONFIG_82xx_CONS_SMC1
  134. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  135. #endif
  136. #ifdef CONFIG_82xx_CONS_SMC2
  137. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  138. #endif
  139. #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  140. #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
  141. #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9 */
  142. /*
  143. * select ethernet configuration
  144. *
  145. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  146. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  147. * for FCC)
  148. *
  149. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  150. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  151. *
  152. * (On TQM8272 either SCC1 or FCC2 may be chosen: SCC1 is hardwired to the
  153. * X.29 connector, and FCC2 is hardwired to the X.1 connector)
  154. */
  155. #define CONFIG_SYS_FCC_ETHERNET
  156. #if defined(CONFIG_SYS_FCC_ETHERNET)
  157. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  158. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  159. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  160. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  161. #else
  162. #define CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  163. #undef CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  164. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  165. #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
  166. #endif
  167. #if defined(CONFIG_ETHER_ON_SCC) && (CONFIG_ETHER_INDEX == 1)
  168. /*
  169. * - RX clk is CLK11
  170. * - TX clk is CLK12
  171. */
  172. # define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS1CS_CLK11 | CMXSCR_TS1CS_CLK12)
  173. #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  174. /*
  175. * - Rx-CLK is CLK13
  176. * - Tx-CLK is CLK14
  177. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  178. * - Enable Full Duplex in FSMR
  179. */
  180. # define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  181. # define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  182. # define CONFIG_SYS_CPMFCR_RAMTYPE 0
  183. # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  184. #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
  185. #define CONFIG_MII /* MII PHY management */
  186. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  187. /*
  188. * GPIO pins used for bit-banged MII communications
  189. */
  190. #define MDIO_PORT 2 /* Port C */
  191. #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
  192. (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
  193. #define MDC_DECLARE MDIO_DECLARE
  194. #if STK82xx_150
  195. #define CONFIG_SYS_MDIO_PIN 0x00008000 /* PC16 */
  196. #define CONFIG_SYS_MDC_PIN 0x00004000 /* PC17 */
  197. #endif
  198. #if STK82xx_100
  199. #define CONFIG_SYS_MDIO_PIN 0x00000002 /* PC30 */
  200. #define CONFIG_SYS_MDC_PIN 0x00000001 /* PC31 */
  201. #endif
  202. #if 1
  203. #define MDIO_ACTIVE (iop->pdir |= CONFIG_SYS_MDIO_PIN)
  204. #define MDIO_TRISTATE (iop->pdir &= ~CONFIG_SYS_MDIO_PIN)
  205. #define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
  206. #define MDIO(bit) if(bit) iop->pdat |= CONFIG_SYS_MDIO_PIN; \
  207. else iop->pdat &= ~CONFIG_SYS_MDIO_PIN
  208. #define MDC(bit) if(bit) iop->pdat |= CONFIG_SYS_MDC_PIN; \
  209. else iop->pdat &= ~CONFIG_SYS_MDC_PIN
  210. #else
  211. #define MDIO_ACTIVE ({unsigned long tmp; tmp = iop->pdir; tmp |= CONFIG_SYS_MDIO_PIN; iop->pdir = tmp;})
  212. #define MDIO_TRISTATE ({unsigned long tmp; tmp = iop->pdir; tmp &= ~CONFIG_SYS_MDIO_PIN; iop->pdir = tmp;})
  213. #define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
  214. #define MDIO(bit) if(bit) {unsigned long tmp; tmp = iop->pdat; tmp |= CONFIG_SYS_MDIO_PIN; iop->pdat = tmp;}\
  215. else {unsigned long tmp; tmp = iop->pdat; tmp &= ~CONFIG_SYS_MDIO_PIN; iop->pdat = tmp;}
  216. #define MDC(bit) if(bit) {unsigned long tmp; tmp = iop->pdat; tmp |= CONFIG_SYS_MDC_PIN; iop->pdat = tmp;}\
  217. else {unsigned long tmp; tmp = iop->pdat; tmp &= ~CONFIG_SYS_MDC_PIN; iop->pdat = tmp;}
  218. #endif
  219. #define MIIDELAY udelay(1)
  220. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  221. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  222. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  223. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  224. #undef CONFIG_WATCHDOG /* watchdog disabled */
  225. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  226. /*
  227. * BOOTP options
  228. */
  229. #define CONFIG_BOOTP_SUBNETMASK
  230. #define CONFIG_BOOTP_GATEWAY
  231. #define CONFIG_BOOTP_HOSTNAME
  232. #define CONFIG_BOOTP_BOOTPATH
  233. #define CONFIG_BOOTP_BOOTFILESIZE
  234. /*
  235. * Command line configuration.
  236. */
  237. #include <config_cmd_default.h>
  238. #define CONFIG_CMD_I2C
  239. #define CONFIG_CMD_DHCP
  240. #define CONFIG_CMD_MII
  241. #define CONFIG_CMD_NAND
  242. #define CONFIG_CMD_NFS
  243. #define CONFIG_CMD_PCI
  244. #define CONFIG_CMD_PING
  245. #define CONFIG_CMD_SNTP
  246. #if CONFIG_I2C
  247. #define CONFIG_CMD_I2C
  248. #define CONFIG_CMD_DATE
  249. #define CONFIG_CMD_DTT
  250. #define CONFIG_CMD_EEPROM
  251. #endif
  252. /*
  253. * Miscellaneous configurable options
  254. */
  255. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  256. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  257. #if 0
  258. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  259. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  260. #ifdef CONFIG_SYS_HUSH_PARSER
  261. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  262. #endif
  263. #endif
  264. #if defined(CONFIG_CMD_KGDB)
  265. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  266. #else
  267. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  268. #endif
  269. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  270. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  271. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  272. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  273. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  274. #define CONFIG_SYS_LOAD_ADDR 0x300000 /* default load address */
  275. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  276. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  277. #define CONFIG_SYS_RESET_ADDRESS 0x40000104 /* "bad" address */
  278. /*
  279. * For booting Linux, the board info and command line data
  280. * have to be in the first 8 MB of memory, since this is
  281. * the maximum mapped by the Linux kernel during initialization.
  282. */
  283. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  284. /*-----------------------------------------------------------------------
  285. * CAN stuff
  286. *-----------------------------------------------------------------------
  287. */
  288. #define CONFIG_SYS_CAN_BASE 0x51000000
  289. #define CONFIG_SYS_CAN_SIZE 1
  290. #define CONFIG_SYS_CAN_BR ((CONFIG_SYS_CAN_BASE & BRx_BA_MSK) |\
  291. BRx_PS_8 |\
  292. BRx_MS_UPMC |\
  293. BRx_V)
  294. #define CONFIG_SYS_CAN_OR (MEG_TO_AM(CONFIG_SYS_CAN_SIZE) |\
  295. ORxU_BI)
  296. /* What should the base address of the main FLASH be and how big is
  297. * it (in MBytes)? This must contain CONFIG_SYS_TEXT_BASE from board/tqm8272/config.mk
  298. * The main FLASH is whichever is connected to *CS0.
  299. */
  300. #define CONFIG_SYS_FLASH0_BASE 0x40000000
  301. #define CONFIG_SYS_FLASH0_SIZE 32 /* 32 MB */
  302. /* Flash bank size (for preliminary settings)
  303. */
  304. #define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
  305. /*-----------------------------------------------------------------------
  306. * FLASH organization
  307. */
  308. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  309. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  310. #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
  311. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
  312. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  313. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  314. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  315. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  316. #define CONFIG_SYS_UPDATE_FLASH_SIZE
  317. #define CONFIG_ENV_IS_IN_FLASH 1
  318. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  319. #define CONFIG_ENV_SIZE 0x20000
  320. #define CONFIG_ENV_SECT_SIZE 0x20000
  321. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
  322. #define CONFIG_ENV_SIZE_REDUND 0x20000
  323. /* Where is the Hardwareinformation Block (from Monitor Sources) */
  324. #define MON_RES_LENGTH (0x0003FC00)
  325. #define HWIB_INFO_START_ADDR (CONFIG_SYS_FLASH_BASE + MON_RES_LENGTH)
  326. #define HWIB_INFO_LEN 512
  327. #define CIB_INFO_START_ADDR (CONFIG_SYS_FLASH_BASE + MON_RES_LENGTH + HWIB_INFO_LEN)
  328. #define CIB_INFO_LEN 512
  329. #define CONFIG_SYS_HWINFO_OFFSET 0x3fc00 /* offset of HW Info block */
  330. #define CONFIG_SYS_HWINFO_SIZE 0x00000060 /* size of HW Info block */
  331. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  332. /*-----------------------------------------------------------------------
  333. * NAND-FLASH stuff
  334. *-----------------------------------------------------------------------
  335. */
  336. #if defined(CONFIG_CMD_NAND)
  337. #define CONFIG_SYS_NAND_CS_DIST 0x80
  338. #define CONFIG_SYS_NAND_UPM_WRITE_CMD_OFS 0x20
  339. #define CONFIG_SYS_NAND_UPM_WRITE_ADDR_OFS 0x40
  340. #define CONFIG_SYS_NAND_BR ((CONFIG_SYS_NAND0_BASE & BRx_BA_MSK) |\
  341. BRx_PS_8 |\
  342. BRx_MS_UPMB |\
  343. BRx_V)
  344. #define CONFIG_SYS_NAND_OR (MEG_TO_AM(CONFIG_SYS_NAND_SIZE) |\
  345. ORxU_BI |\
  346. ORxU_EHTR_8IDLE)
  347. #define CONFIG_SYS_NAND_SIZE 1
  348. #define CONFIG_SYS_NAND0_BASE 0x50000000
  349. #define CONFIG_SYS_NAND1_BASE (CONFIG_SYS_NAND0_BASE + CONFIG_SYS_NAND_CS_DIST)
  350. #define CONFIG_SYS_NAND2_BASE (CONFIG_SYS_NAND1_BASE + CONFIG_SYS_NAND_CS_DIST)
  351. #define CONFIG_SYS_NAND3_BASE (CONFIG_SYS_NAND2_BASE + CONFIG_SYS_NAND_CS_DIST)
  352. #define CONFIG_SYS_MAX_NAND_DEVICE 4 /* Max number of NAND devices */
  353. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
  354. CONFIG_SYS_NAND1_BASE, \
  355. CONFIG_SYS_NAND2_BASE, \
  356. CONFIG_SYS_NAND3_BASE, \
  357. }
  358. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)(adr)) = (__u8)d; } while(0)
  359. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)(adr)))
  360. #define WRITE_NAND_UPM(d, adr, off) do \
  361. { \
  362. volatile unsigned char *addr = (unsigned char *) (adr + off); \
  363. WRITE_NAND(d, addr); \
  364. } while(0)
  365. #endif /* CONFIG_CMD_NAND */
  366. #define CONFIG_PCI
  367. #ifdef CONFIG_PCI
  368. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  369. #define CONFIG_PCI_PNP
  370. #define CONFIG_EEPRO100
  371. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  372. #define CONFIG_PCI_SCAN_SHOW
  373. #endif
  374. /*-----------------------------------------------------------------------
  375. * Hard Reset Configuration Words
  376. *
  377. * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
  378. * defines for the various registers affected by the HRCW e.g. changing
  379. * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
  380. */
  381. #if 0
  382. #define __HRCW__ALL__ (HRCW_CIP | HRCW_ISB111 | HRCW_BMS)
  383. # define CONFIG_SYS_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0111)
  384. #else
  385. #define CONFIG_SYS_HRCW_MASTER (HRCW_BPS11 | HRCW_ISB111 | HRCW_BMS | HRCW_MODCK_H0111)
  386. #endif
  387. /* no slaves so just fill with zeros */
  388. #define CONFIG_SYS_HRCW_SLAVE1 0
  389. #define CONFIG_SYS_HRCW_SLAVE2 0
  390. #define CONFIG_SYS_HRCW_SLAVE3 0
  391. #define CONFIG_SYS_HRCW_SLAVE4 0
  392. #define CONFIG_SYS_HRCW_SLAVE5 0
  393. #define CONFIG_SYS_HRCW_SLAVE6 0
  394. #define CONFIG_SYS_HRCW_SLAVE7 0
  395. /*-----------------------------------------------------------------------
  396. * Internal Memory Mapped Register
  397. */
  398. #define CONFIG_SYS_IMMR 0xFFF00000
  399. /*-----------------------------------------------------------------------
  400. * Definitions for initial stack pointer and data area (in DPRAM)
  401. */
  402. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  403. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  404. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  405. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  406. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  407. /*-----------------------------------------------------------------------
  408. * Start addresses for the final memory configuration
  409. * (Set up by the startup code)
  410. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  411. */
  412. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  413. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
  414. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  415. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  416. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  417. /*-----------------------------------------------------------------------
  418. * Cache Configuration
  419. */
  420. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  421. #if defined(CONFIG_CMD_KGDB)
  422. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  423. #endif
  424. /*-----------------------------------------------------------------------
  425. * HIDx - Hardware Implementation-dependent Registers 2-11
  426. *-----------------------------------------------------------------------
  427. * HID0 also contains cache control - initially enable both caches and
  428. * invalidate contents, then the final state leaves only the instruction
  429. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  430. * but Soft reset does not.
  431. *
  432. * HID1 has only read-only information - nothing to set.
  433. */
  434. #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  435. HID0_IFEM|HID0_ABE)
  436. #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
  437. #define CONFIG_SYS_HID2 0
  438. /*-----------------------------------------------------------------------
  439. * RMR - Reset Mode Register 5-5
  440. *-----------------------------------------------------------------------
  441. * turn on Checkstop Reset Enable
  442. */
  443. #define CONFIG_SYS_RMR RMR_CSRE
  444. /*-----------------------------------------------------------------------
  445. * BCR - Bus Configuration 4-25
  446. *-----------------------------------------------------------------------
  447. */
  448. #define CONFIG_SYS_BCR_60x (BCR_EBM|BCR_NPQM0|BCR_NPQM2) /* 60x mode */
  449. #define BCR_APD01 0x10000000
  450. #define CONFIG_SYS_BCR_SINGLE (BCR_APD01|BCR_ETM) /* 8260 mode */
  451. /*-----------------------------------------------------------------------
  452. * SIUMCR - SIU Module Configuration 4-31
  453. *-----------------------------------------------------------------------
  454. */
  455. #if defined(CONFIG_BOARD_GET_CPU_CLK_F)
  456. #define CONFIG_SYS_SIUMCR_LOW (SIUMCR_DPPC00)
  457. #define CONFIG_SYS_SIUMCR_HIGH (SIUMCR_DPPC00 | SIUMCR_ABE)
  458. #else
  459. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00)
  460. #endif
  461. /*-----------------------------------------------------------------------
  462. * SYPCR - System Protection Control 4-35
  463. * SYPCR can only be written once after reset!
  464. *-----------------------------------------------------------------------
  465. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  466. */
  467. #if defined(CONFIG_WATCHDOG)
  468. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  469. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  470. #else
  471. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  472. SYPCR_SWRI|SYPCR_SWP)
  473. #endif /* CONFIG_WATCHDOG */
  474. /*-----------------------------------------------------------------------
  475. * TMCNTSC - Time Counter Status and Control 4-40
  476. *-----------------------------------------------------------------------
  477. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  478. * and enable Time Counter
  479. */
  480. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  481. /*-----------------------------------------------------------------------
  482. * PISCR - Periodic Interrupt Status and Control 4-42
  483. *-----------------------------------------------------------------------
  484. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  485. * Periodic timer
  486. */
  487. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  488. /*-----------------------------------------------------------------------
  489. * SCCR - System Clock Control 9-8
  490. *-----------------------------------------------------------------------
  491. * Ensure DFBRG is Divide by 16
  492. */
  493. #define CONFIG_SYS_SCCR SCCR_DFBRG01
  494. /*-----------------------------------------------------------------------
  495. * RCCR - RISC Controller Configuration 13-7
  496. *-----------------------------------------------------------------------
  497. */
  498. #define CONFIG_SYS_RCCR 0
  499. /*
  500. * Init Memory Controller:
  501. *
  502. * Bank Bus Machine PortSz Device
  503. * ---- --- ------- ------ ------
  504. * 0 60x GPCM 32 bit FLASH
  505. * 1 60x SDRAM 64 bit SDRAM
  506. * 2 60x UPMB 8 bit NAND
  507. * 3 60x UPMC 8 bit CAN
  508. *
  509. */
  510. /* Initialize SDRAM
  511. */
  512. #undef CONFIG_SYS_INIT_LOCAL_SDRAM /* No SDRAM on Local Bus */
  513. #define SDRAM_MAX_SIZE 0x20000000 /* max. 512 MB */
  514. /* Minimum mask to separate preliminary
  515. * address ranges for CS[0:2]
  516. */
  517. #define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (512<<20) /* less than 512 MB */
  518. #define CONFIG_SYS_MPTPR 0x4000
  519. /*-----------------------------------------------------------------------------
  520. * Address for Mode Register Set (MRS) command
  521. *-----------------------------------------------------------------------------
  522. * In fact, the address is rather configuration data presented to the SDRAM on
  523. * its address lines. Because the address lines may be mux'ed externally either
  524. * for 8 column or 9 column devices, some bits appear twice in the 8260's
  525. * address:
  526. *
  527. * | (RFU) | (RFU) | WBL | TM | CL | BT | Burst Length |
  528. * | BA1 BA0 | A12 : A10 | A9 | A8 A7 | A6 : A4 | A3 | A2 : A0 |
  529. * 8 columns mux'ing: | A9 | A10 A21 | A22 : A24 | A25 | A26 : A28 |
  530. * 9 columns mux'ing: | A8 | A20 A21 | A22 : A24 | A25 | A26 : A28 |
  531. * Settings: | 0 | 0 0 | 0 1 0 | 0 | 0 1 0 |
  532. *-----------------------------------------------------------------------------
  533. */
  534. #define CONFIG_SYS_MRS_OFFS 0x00000110
  535. /* Bank 0 - FLASH
  536. */
  537. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
  538. BRx_PS_32 |\
  539. BRx_MS_GPCM_P |\
  540. BRx_V)
  541. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  542. ORxG_CSNT |\
  543. ORxG_ACS_DIV4 |\
  544. ORxG_SCY_8_CLK |\
  545. ORxG_TRLX)
  546. /* SDRAM on TQM8272 can have either 8 or 9 columns.
  547. * The number affects configuration values.
  548. */
  549. /* Bank 1 - 60x bus SDRAM
  550. */
  551. #define CONFIG_SYS_PSRT 0x20 /* Low Value */
  552. /* #define CONFIG_SYS_PSRT 0x10 Fast Value */
  553. #define CONFIG_SYS_LSRT 0x20 /* Local Bus */
  554. #ifndef CONFIG_SYS_RAMBOOT
  555. #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
  556. BRx_PS_64 |\
  557. BRx_MS_SDRAM_P |\
  558. BRx_V)
  559. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1_8COL
  560. /* SDRAM initialization values for 8-column chips
  561. */
  562. #define CONFIG_SYS_OR1_8COL ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  563. ORxS_BPD_4 |\
  564. ORxS_ROWST_PBI1_A7 |\
  565. ORxS_NUMR_12)
  566. #define CONFIG_SYS_PSDMR_8COL (PSDMR_PBI |\
  567. PSDMR_SDAM_A15_IS_A5 |\
  568. PSDMR_BSMA_A12_A14 |\
  569. PSDMR_SDA10_PBI1_A8 |\
  570. PSDMR_RFRC_7_CLK |\
  571. PSDMR_PRETOACT_2W |\
  572. PSDMR_ACTTORW_2W |\
  573. PSDMR_LDOTOPRE_1C |\
  574. PSDMR_WRC_2C |\
  575. PSDMR_EAMUX |\
  576. PSDMR_BUFCMD |\
  577. PSDMR_CL_2)
  578. /* SDRAM initialization values for 9-column chips
  579. */
  580. #define CONFIG_SYS_OR1_9COL ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  581. ORxS_BPD_4 |\
  582. ORxS_ROWST_PBI1_A5 |\
  583. ORxS_NUMR_13)
  584. #define CONFIG_SYS_PSDMR_9COL (PSDMR_PBI |\
  585. PSDMR_SDAM_A16_IS_A5 |\
  586. PSDMR_BSMA_A12_A14 |\
  587. PSDMR_SDA10_PBI1_A7 |\
  588. PSDMR_RFRC_7_CLK |\
  589. PSDMR_PRETOACT_2W |\
  590. PSDMR_ACTTORW_2W |\
  591. PSDMR_LDOTOPRE_1C |\
  592. PSDMR_WRC_2C |\
  593. PSDMR_EAMUX |\
  594. PSDMR_BUFCMD |\
  595. PSDMR_CL_2)
  596. #define CONFIG_SYS_OR1_10COL ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  597. ORxS_BPD_4 |\
  598. ORxS_ROWST_PBI1_A4 |\
  599. ORxS_NUMR_13)
  600. #define CONFIG_SYS_PSDMR_10COL (PSDMR_PBI |\
  601. PSDMR_SDAM_A17_IS_A5 |\
  602. PSDMR_BSMA_A12_A14 |\
  603. PSDMR_SDA10_PBI1_A4 |\
  604. PSDMR_RFRC_6_CLK |\
  605. PSDMR_PRETOACT_2W |\
  606. PSDMR_ACTTORW_2W |\
  607. PSDMR_LDOTOPRE_1C |\
  608. PSDMR_WRC_2C |\
  609. PSDMR_EAMUX |\
  610. PSDMR_BUFCMD |\
  611. PSDMR_CL_2)
  612. #define PSDMR_RFRC_66MHZ_SINGLE 0x00028000 /* PSDMR[RFRC] at 66 MHz single mode */
  613. #define PSDMR_RFRC_100MHZ_SINGLE 0x00030000 /* PSDMR[RFRC] at 100 MHz single mode */
  614. #define PSDMR_RFRC_133MHZ_SINGLE 0x00030000 /* PSDMR[RFRC] at 133 MHz single mode */
  615. #define PSDMR_RFRC_66MHZ_60X 0x00030000 /* PSDMR[RFRC] at 66 MHz 60x mode */
  616. #define PSDMR_RFRC_100MHZ_60X 0x00028000 /* PSDMR[RFRC] at 100 MHz 60x mode */
  617. #define PSDMR_RFRC_DEFAULT PSDMR_RFRC_133MHZ_SINGLE /* PSDMR[RFRC] default value */
  618. #define PSDMR_PRETOACT_66MHZ_SINGLE 0x00002000 /* PSDMR[PRETOACT] at 66 MHz single mode */
  619. #define PSDMR_PRETOACT_100MHZ_SINGLE 0x00002000 /* PSDMR[PRETOACT] at 100 MHz single mode */
  620. #define PSDMR_PRETOACT_133MHZ_SINGLE 0x00002000 /* PSDMR[PRETOACT] at 133 MHz single mode */
  621. #define PSDMR_PRETOACT_66MHZ_60X 0x00001000 /* PSDMR[PRETOACT] at 66 MHz 60x mode */
  622. #define PSDMR_PRETOACT_100MHZ_60X 0x00001000 /* PSDMR[PRETOACT] at 100 MHz 60x mode */
  623. #define PSDMR_PRETOACT_DEFAULT PSDMR_PRETOACT_133MHZ_SINGLE /* PSDMR[PRETOACT] default value */
  624. #define PSDMR_WRC_66MHZ_SINGLE 0x00000020 /* PSDMR[WRC] at 66 MHz single mode */
  625. #define PSDMR_WRC_100MHZ_SINGLE 0x00000020 /* PSDMR[WRC] at 100 MHz single mode */
  626. #define PSDMR_WRC_133MHZ_SINGLE 0x00000010 /* PSDMR[WRC] at 133 MHz single mode */
  627. #define PSDMR_WRC_66MHZ_60X 0x00000010 /* PSDMR[WRC] at 66 MHz 60x mode */
  628. #define PSDMR_WRC_100MHZ_60X 0x00000010 /* PSDMR[WRC] at 100 MHz 60x mode */
  629. #define PSDMR_WRC_DEFAULT PSDMR_WRC_133MHZ_SINGLE /* PSDMR[WRC] default value */
  630. #define PSDMR_BUFCMD_66MHZ_SINGLE 0x00000000 /* PSDMR[BUFCMD] at 66 MHz single mode */
  631. #define PSDMR_BUFCMD_100MHZ_SINGLE 0x00000000 /* PSDMR[BUFCMD] at 100 MHz single mode */
  632. #define PSDMR_BUFCMD_133MHZ_SINGLE 0x00000004 /* PSDMR[BUFCMD] at 133 MHz single mode */
  633. #define PSDMR_BUFCMD_66MHZ_60X 0x00000000 /* PSDMR[BUFCMD] at 66 MHz 60x mode */
  634. #define PSDMR_BUFCMD_100MHZ_60X 0x00000000 /* PSDMR[BUFCMD] at 100 MHz 60x mode */
  635. #define PSDMR_BUFCMD_DEFAULT PSDMR_BUFCMD_133MHZ_SINGLE /* PSDMR[BUFCMD] default value */
  636. #endif /* CONFIG_SYS_RAMBOOT */
  637. #endif /* __CONFIG_H */