Sandpoint8245.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC824X 1
  34. #define CONFIG_MPC8245 1
  35. #define CONFIG_SANDPOINT 1
  36. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  37. #if 0
  38. #define USE_DINK32 1
  39. #else
  40. #undef USE_DINK32
  41. #endif
  42. #define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
  43. #define CONFIG_BAUDRATE 9600
  44. #define CONFIG_DRAM_SPEED 100 /* MHz */
  45. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  46. /*
  47. * BOOTP options
  48. */
  49. #define CONFIG_BOOTP_BOOTFILESIZE
  50. #define CONFIG_BOOTP_BOOTPATH
  51. #define CONFIG_BOOTP_GATEWAY
  52. #define CONFIG_BOOTP_HOSTNAME
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_DHCP
  58. #define CONFIG_CMD_ELF
  59. #define CONFIG_CMD_I2C
  60. #define CONFIG_CMD_EEPROM
  61. #define CONFIG_CMD_NFS
  62. #define CONFIG_CMD_PCI
  63. #define CONFIG_CMD_SNTP
  64. /*
  65. * Miscellaneous configurable options
  66. */
  67. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  68. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  69. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  70. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  71. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  72. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  73. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  74. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  75. /*-----------------------------------------------------------------------
  76. * PCI stuff
  77. *-----------------------------------------------------------------------
  78. */
  79. #define CONFIG_PCI /* include pci support */
  80. #undef CONFIG_PCI_PNP
  81. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  82. #define CONFIG_EEPRO100
  83. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  84. #define CONFIG_NATSEMI
  85. #define CONFIG_NS8382X
  86. #define PCI_ENET0_IOADDR 0x80000000
  87. #define PCI_ENET0_MEMADDR 0x80000000
  88. #define PCI_ENET1_IOADDR 0x81000000
  89. #define PCI_ENET1_MEMADDR 0x81000000
  90. /*-----------------------------------------------------------------------
  91. * Start addresses for the final memory configuration
  92. * (Set up by the startup code)
  93. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  94. */
  95. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  96. #define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
  97. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  98. #if defined (USE_DINK32)
  99. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  100. #define CONFIG_SYS_MONITOR_BASE 0x00090000
  101. #define CONFIG_SYS_RAMBOOT 1
  102. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  103. #define CONFIG_SYS_INIT_RAM_END 0x10000
  104. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  105. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  106. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  107. #else
  108. #undef CONFIG_SYS_RAMBOOT
  109. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  110. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  111. /*#define CONFIG_SYS_GBL_DATA_SIZE 256*/
  112. #define CONFIG_SYS_GBL_DATA_SIZE 128
  113. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  114. #define CONFIG_SYS_INIT_RAM_END 0x1000
  115. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  116. #endif
  117. #define CONFIG_SYS_FLASH_BASE 0xFFF00000
  118. #if 0
  119. #define CONFIG_SYS_FLASH_SIZE (512 * 1024) /* sandpoint has tiny eeprom */
  120. #else
  121. #define CONFIG_SYS_FLASH_SIZE (1024 * 1024) /* Unity has onboard 1MByte flash */
  122. #endif
  123. #define CONFIG_ENV_IS_IN_FLASH 1
  124. #define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
  125. #define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  126. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  127. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  128. #define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  129. #define CONFIG_SYS_EUMB_ADDR 0xFC000000
  130. #define CONFIG_SYS_ISA_MEM 0xFD000000
  131. #define CONFIG_SYS_ISA_IO 0xFE000000
  132. #define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
  133. #define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
  134. #define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
  135. #define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
  136. /*
  137. * select i2c support configuration
  138. *
  139. * Supported configurations are {none, software, hardware} drivers.
  140. * If the software driver is chosen, there are some additional
  141. * configuration items that the driver uses to drive the port pins.
  142. */
  143. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  144. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  145. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  146. #define CONFIG_SYS_I2C_SLAVE 0x7F
  147. #ifdef CONFIG_SOFT_I2C
  148. #error "Soft I2C is not configured properly. Please review!"
  149. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  150. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  151. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  152. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  153. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  154. else iop->pdat &= ~0x00010000
  155. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  156. else iop->pdat &= ~0x00020000
  157. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  158. #endif /* CONFIG_SOFT_I2C */
  159. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  161. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  162. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  163. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  164. #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
  165. /*-----------------------------------------------------------------------
  166. * Definitions for initial stack pointer and data area (in DPRAM)
  167. */
  168. #define CONFIG_WINBOND_83C553 1 /*has a winbond bridge */
  169. #define CONFIG_SYS_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
  170. #define CONFIG_SYS_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
  171. #define CONFIG_SYS_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
  172. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  173. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  174. /*
  175. * NS87308 Configuration
  176. */
  177. #define CONFIG_NS87308 /* Nat Semi super-io controller on ISA bus */
  178. #define CONFIG_SYS_NS87308_BADDR_10 1
  179. #define CONFIG_SYS_NS87308_DEVS ( CONFIG_SYS_NS87308_UART1 | \
  180. CONFIG_SYS_NS87308_UART2 | \
  181. CONFIG_SYS_NS87308_POWRMAN | \
  182. CONFIG_SYS_NS87308_RTC_APC )
  183. #undef CONFIG_SYS_NS87308_PS2MOD
  184. #define CONFIG_SYS_NS87308_CS0_BASE 0x0076
  185. #define CONFIG_SYS_NS87308_CS0_CONF 0x30
  186. #define CONFIG_SYS_NS87308_CS1_BASE 0x0075
  187. #define CONFIG_SYS_NS87308_CS1_CONF 0x30
  188. #define CONFIG_SYS_NS87308_CS2_BASE 0x0074
  189. #define CONFIG_SYS_NS87308_CS2_CONF 0x30
  190. /*
  191. * NS16550 Configuration
  192. */
  193. #define CONFIG_SYS_NS16550
  194. #define CONFIG_SYS_NS16550_SERIAL
  195. #define CONFIG_SYS_NS16550_REG_SIZE 1
  196. #if (CONFIG_CONS_INDEX > 2)
  197. #define CONFIG_SYS_NS16550_CLK CONFIG_DRAM_SPEED*1000000
  198. #else
  199. #define CONFIG_SYS_NS16550_CLK 1843200
  200. #endif
  201. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART1_BASE)
  202. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART2_BASE)
  203. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_EUMB_ADDR + 0x4500)
  204. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_EUMB_ADDR + 0x4600)
  205. /*
  206. * Low Level Configuration Settings
  207. * (address mappings, register initial values, etc.)
  208. * You should know what you are doing if you make changes here.
  209. */
  210. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  211. #define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */
  212. #define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */
  213. #define CONFIG_SYS_REFINT 430 /* no of clock cycles between CBR refresh cycles */
  214. /* the following are for SDRAM only*/
  215. #define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  216. #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
  217. #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
  218. #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
  219. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  220. #define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
  221. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  222. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  223. #if 0
  224. #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
  225. #endif
  226. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
  227. #define CONFIG_SYS_EXTROM 1
  228. #define CONFIG_SYS_REGDIMM 0
  229. /* memory bank settings*/
  230. /*
  231. * only bits 20-29 are actually used from these vales to set the
  232. * start/end address the upper two bits will be 0, and the lower 20
  233. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  234. * end address
  235. */
  236. #define CONFIG_SYS_BANK0_START 0x00000000
  237. #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
  238. #define CONFIG_SYS_BANK0_ENABLE 1
  239. #define CONFIG_SYS_BANK1_START 0x3ff00000
  240. #define CONFIG_SYS_BANK1_END 0x3fffffff
  241. #define CONFIG_SYS_BANK1_ENABLE 0
  242. #define CONFIG_SYS_BANK2_START 0x3ff00000
  243. #define CONFIG_SYS_BANK2_END 0x3fffffff
  244. #define CONFIG_SYS_BANK2_ENABLE 0
  245. #define CONFIG_SYS_BANK3_START 0x3ff00000
  246. #define CONFIG_SYS_BANK3_END 0x3fffffff
  247. #define CONFIG_SYS_BANK3_ENABLE 0
  248. #define CONFIG_SYS_BANK4_START 0x00000000
  249. #define CONFIG_SYS_BANK4_END 0x00000000
  250. #define CONFIG_SYS_BANK4_ENABLE 0
  251. #define CONFIG_SYS_BANK5_START 0x00000000
  252. #define CONFIG_SYS_BANK5_END 0x00000000
  253. #define CONFIG_SYS_BANK5_ENABLE 0
  254. #define CONFIG_SYS_BANK6_START 0x00000000
  255. #define CONFIG_SYS_BANK6_END 0x00000000
  256. #define CONFIG_SYS_BANK6_ENABLE 0
  257. #define CONFIG_SYS_BANK7_START 0x00000000
  258. #define CONFIG_SYS_BANK7_END 0x00000000
  259. #define CONFIG_SYS_BANK7_ENABLE 0
  260. /*
  261. * Memory bank enable bitmask, specifying which of the banks defined above
  262. are actually present. MSB is for bank #7, LSB is for bank #0.
  263. */
  264. #define CONFIG_SYS_BANK_ENABLE 0x01
  265. #define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
  266. /* see 8240 book for bit definitions */
  267. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
  268. /* currently accessed page in memory */
  269. /* see 8240 book for details */
  270. /* SDRAM 0 - 256MB */
  271. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  272. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  273. /* stack in DCACHE @ 1GB (no backing mem) */
  274. #if defined(USE_DINK32)
  275. #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
  276. #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
  277. #else
  278. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  279. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  280. #endif
  281. /* PCI memory */
  282. #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  283. #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  284. /* Flash, config addrs, etc */
  285. #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  286. #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  287. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  288. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  289. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  290. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  291. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  292. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  293. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  294. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  295. /*
  296. * For booting Linux, the board info and command line data
  297. * have to be in the first 8 MB of memory, since this is
  298. * the maximum mapped by the Linux kernel during initialization.
  299. */
  300. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  301. /*-----------------------------------------------------------------------
  302. * FLASH organization
  303. */
  304. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  305. #define CONFIG_SYS_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
  306. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  307. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  308. /*-----------------------------------------------------------------------
  309. * Cache Configuration
  310. */
  311. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  312. #if defined(CONFIG_CMD_KGDB)
  313. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  314. #endif
  315. /* values according to the manual */
  316. #define CONFIG_DRAM_50MHZ 1
  317. #define CONFIG_SDRAM_50MHZ
  318. #undef NR_8259_INTS
  319. #define NR_8259_INTS 1
  320. #define CONFIG_DISK_SPINUP_TIME 1000000
  321. #endif /* __CONFIG_H */