SPD823TS.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_SPD823TS 1 /* ...on a SPD823TS board */
  34. #define CONFIG_SYS_TEXT_BASE 0xFF000000
  35. #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  47. #define CONFIG_BOOTARGS "root=/dev/nfs rw " \
  48. "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
  49. "nfsaddrs=10.0.0.99:10.0.0.2"
  50. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  51. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  52. #undef CONFIG_WATCHDOG /* watchdog disabled */
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_IDE
  58. #undef CONFIG_CMD_SAVEENV
  59. #undef CONFIG_CMD_FLASH
  60. #define CONFIG_MAC_PARTITION
  61. #define CONFIG_DOS_PARTITION
  62. /*
  63. * BOOTP options
  64. */
  65. #define CONFIG_BOOTP_SUBNETMASK
  66. #define CONFIG_BOOTP_GATEWAY
  67. #define CONFIG_BOOTP_HOSTNAME
  68. #define CONFIG_BOOTP_BOOTPATH
  69. #define CONFIG_BOOTP_BOOTFILESIZE
  70. /*----------------------------------------------------------------------*/
  71. #define CONFIG_ETHADDR 00:D0:93:00:01:CB
  72. #define CONFIG_IPADDR 10.0.0.98
  73. #define CONFIG_SERVERIP 10.0.0.1
  74. #undef CONFIG_BOOTCOMMAND
  75. #define CONFIG_BOOTCOMMAND "tftp 200000 uImage;bootm 200000"
  76. /*----------------------------------------------------------------------*/
  77. /*
  78. * Miscellaneous configurable options
  79. */
  80. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  81. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  82. #if defined(CONFIG_CMD_KGDB)
  83. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  84. #else
  85. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  86. #endif
  87. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  88. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  89. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  90. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  91. #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  92. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  93. #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  94. #define CONFIG_SYS_PC_IDE_RESET ((ushort)0x0008) /* PC 12 */
  95. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  96. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  97. /*
  98. * Low Level Configuration Settings
  99. * (address mappings, register initial values, etc.)
  100. * You should know what you are doing if you make changes here.
  101. */
  102. /*-----------------------------------------------------------------------
  103. * Internal Memory Mapped Register
  104. */
  105. #define CONFIG_SYS_IMMR 0xFFF00000 /* was: 0xFF000000 */
  106. /*-----------------------------------------------------------------------
  107. * Definitions for initial stack pointer and data area (in DPRAM)
  108. */
  109. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  110. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  111. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  112. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  113. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  114. /*-----------------------------------------------------------------------
  115. * Start addresses for the final memory configuration
  116. * (Set up by the startup code)
  117. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  118. */
  119. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  120. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  121. #ifdef DEBUG
  122. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  123. #else
  124. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  125. #endif
  126. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  127. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  128. /*
  129. * For booting Linux, the board info and command line data
  130. * have to be in the first 8 MB of memory, since this is
  131. * the maximum mapped by the Linux kernel during initialization.
  132. */
  133. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  134. /*-----------------------------------------------------------------------
  135. * FLASH organization
  136. */
  137. #define CONFIG_SYS_MAX_FLASH_BANKS 0 /* max number of memory banks */
  138. #define CONFIG_SYS_MAX_FLASH_SECT 0 /* max number of sectors on one chip */
  139. #define CONFIG_SYS_FLASH_ERASE_TOUT 0 /* Timeout for Flash Erase (in ms) */
  140. #define CONFIG_SYS_FLASH_WRITE_TOUT 0 /* Timeout for Flash Write (in ms) */
  141. #define CONFIG_ENV_IS_IN_FLASH 1
  142. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  143. #define CONFIG_ENV_SIZE 0x0800 /* Total Size of Environment Sector */
  144. /*-----------------------------------------------------------------------
  145. * Cache Configuration
  146. */
  147. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  148. #if defined(CONFIG_CMD_KGDB)
  149. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  150. #endif
  151. /*-----------------------------------------------------------------------
  152. * SYPCR - System Protection Control 11-9
  153. * SYPCR can only be written once after reset!
  154. *-----------------------------------------------------------------------
  155. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  156. */
  157. #if defined(CONFIG_WATCHDOG)
  158. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  159. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  160. #else
  161. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  162. #endif
  163. /*-----------------------------------------------------------------------
  164. * SIUMCR - SIU Module Configuration 11-6
  165. *-----------------------------------------------------------------------
  166. * PCMCIA config., multi-function pin tri-state
  167. */
  168. /* 0x00000040 */
  169. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_GB5E)
  170. /*-----------------------------------------------------------------------
  171. * TBSCR - Time Base Status and Control 11-26
  172. *-----------------------------------------------------------------------
  173. * Clear Reference Interrupt Status, Timebase freezing enabled
  174. */
  175. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  176. /*-----------------------------------------------------------------------
  177. * PISCR - Periodic Interrupt Status and Control 11-31
  178. *-----------------------------------------------------------------------
  179. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  180. */
  181. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  182. /*-----------------------------------------------------------------------
  183. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  184. *-----------------------------------------------------------------------
  185. * Reset PLL lock status sticky bit, timer expired status bit and timer
  186. * interrupt status bit, set PLL multiplication factor !
  187. */
  188. /* 0x00b0c0c0 */
  189. #define CONFIG_SYS_PLPRCR \
  190. ( (11 << PLPRCR_MF_SHIFT) | \
  191. PLPRCR_SPLSS | PLPRCR_TEXPS | /*PLPRCR_TMIST|*/ \
  192. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  193. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  194. )
  195. /*-----------------------------------------------------------------------
  196. * SCCR - System Clock and reset Control Register 15-27
  197. *-----------------------------------------------------------------------
  198. * Set clock output, timebase and RTC source and divider,
  199. * power management and some other internal clocks
  200. */
  201. #define SCCR_MASK SCCR_EBDF11
  202. /* 0x01800014 */
  203. #define CONFIG_SYS_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
  204. SCCR_RTDIV | SCCR_RTSEL | \
  205. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  206. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  207. SCCR_DFBRG00 | SCCR_DFNL000 | \
  208. SCCR_DFNH000 | SCCR_DFLCD101 | \
  209. SCCR_DFALCD00)
  210. /*-----------------------------------------------------------------------
  211. * RTCSC - Real-Time Clock Status and Control Register
  212. *-----------------------------------------------------------------------
  213. */
  214. /* 0x00C3 */
  215. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  216. /*-----------------------------------------------------------------------
  217. * RCCR - RISC Controller Configuration Register
  218. *-----------------------------------------------------------------------
  219. */
  220. /* TIMEP=2 */
  221. #define CONFIG_SYS_RCCR 0x0200
  222. /*-----------------------------------------------------------------------
  223. * RMDS - RISC Microcode Development Support Control Register
  224. *-----------------------------------------------------------------------
  225. */
  226. #define CONFIG_SYS_RMDS 0
  227. /*-----------------------------------------------------------------------
  228. * SDSR - SDMA Status Register
  229. *-----------------------------------------------------------------------
  230. */
  231. #define CONFIG_SYS_SDSR ((u_char)0x83)
  232. /*-----------------------------------------------------------------------
  233. * SDMR - SDMA Mask Register
  234. *-----------------------------------------------------------------------
  235. */
  236. #define CONFIG_SYS_SDMR ((u_char)0x00)
  237. /*-----------------------------------------------------------------------
  238. *
  239. * Interrupt Levels
  240. *-----------------------------------------------------------------------
  241. */
  242. #define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  243. /*-----------------------------------------------------------------------
  244. * PCMCIA stuff
  245. *-----------------------------------------------------------------------
  246. *
  247. */
  248. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  249. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  250. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  251. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  252. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  253. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  254. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  255. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  256. /*-----------------------------------------------------------------------
  257. * IDE/ATA stuff
  258. *-----------------------------------------------------------------------
  259. */
  260. #define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
  261. #define CONFIG_IDE_LED 1 /* LED for ide supported */
  262. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  263. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  264. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  265. #define CONFIG_SYS_ATA_BASE_ADDR 0xFE100000
  266. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  267. #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0C00
  268. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  269. #define CONFIG_SYS_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
  270. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
  271. /*-----------------------------------------------------------------------
  272. *
  273. *-----------------------------------------------------------------------
  274. *
  275. */
  276. #define CONFIG_SYS_DER 0
  277. /*
  278. * Init Memory Controller:
  279. *
  280. * BR0/1 and OR0/1 (FLASH)
  281. */
  282. #define FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank #0 */
  283. #define FLASH_BASE1_PRELIM 0xFF080000 /* FLASH bank #1 */
  284. /* used to re-map FLASH both when starting from SRAM or FLASH:
  285. * restrict access enough to keep SRAM working (if any)
  286. * but not too much to meddle with FLASH accesses
  287. */
  288. /* EPROMs are 512kb */
  289. #define CONFIG_SYS_REMAP_OR_AM 0xFFF80000 /* OR addr mask */
  290. #define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  291. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  292. #define CONFIG_SYS_OR_TIMING_FLASH (/* OR_CSNT_SAM | */ OR_ACS_DIV4 | OR_BI | \
  293. OR_SCY_5_CLK | OR_EHTR)
  294. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  295. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  296. /* 16 bit, bank valid */
  297. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  298. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  299. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  300. /* 16 bit, bank valid */
  301. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  302. /*
  303. * BR2-5 and OR2-5 (SRAM/SDRAM/PER8/SHARC)
  304. *
  305. */
  306. #define SRAM_BASE 0xFE200000 /* SRAM bank */
  307. #define SRAM_OR_AM 0xFFE00000 /* SRAM is 2 MB */
  308. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  309. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  310. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  311. #define PER8_BASE 0xFE000000 /* PER8 bank */
  312. #define PER8_OR_AM 0xFFF00000 /* PER8 is 1 MB */
  313. #define SHARC_BASE 0xFE400000 /* SHARC bank */
  314. #define SHARC_OR_AM 0xFFC00000 /* SHARC is 4 MB */
  315. /* SRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  316. #define CONFIG_SYS_OR_TIMING_SRAM 0x00000D42 /* SRAM-Timing */
  317. #define CONFIG_SYS_OR2 (SRAM_OR_AM | CONFIG_SYS_OR_TIMING_SRAM )
  318. #define CONFIG_SYS_BR2 ((SRAM_BASE & BR_BA_MSK) | BR_PS_16 | BR_V )
  319. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  320. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00 /* SDRAM-Timing */
  321. #define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  322. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V )
  323. #define CONFIG_SYS_OR_TIMING_PER8 0x00000F32 /* PER8-Timing */
  324. #define CONFIG_SYS_OR4 (PER8_OR_AM | CONFIG_SYS_OR_TIMING_PER8 )
  325. #define CONFIG_SYS_BR4 ((PER8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  326. #define CONFIG_SYS_OR_TIMING_SHARC 0x00000700 /* SHARC-Timing */
  327. #define CONFIG_SYS_OR5 (SHARC_OR_AM | CONFIG_SYS_OR_TIMING_SHARC )
  328. #define CONFIG_SYS_BR5 ((SHARC_BASE & BR_BA_MSK) | BR_PS_32 | BR_MS_UPMA | BR_V )
  329. /*
  330. * Memory Periodic Timer Prescaler
  331. */
  332. /* periodic timer for refresh */
  333. #define CONFIG_SYS_MBMR_PTB 204
  334. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  335. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  336. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  337. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  338. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  339. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  340. /*
  341. * MBMR settings for SDRAM
  342. */
  343. /* 8 column SDRAM */
  344. #define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
  345. MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
  346. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  347. #endif /* __CONFIG_H */