SM850.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef TQM8xxL_80MHz /* 1 / * define for 80 MHz CPU only */
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_SM850 1 /*...on a MPC850 Service Module */
  35. #define CONFIG_SYS_TEXT_BASE 0x40000000
  36. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  37. #define CONFIG_SYS_SMC_RXBUFLEN 128
  38. #define CONFIG_SYS_MAXIDLE 10
  39. #define CONFIG_BAUDRATE 115200
  40. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  41. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  42. #define CONFIG_BOARD_TYPES 1 /* support board types */
  43. #undef CONFIG_BOOTARGS
  44. #define CONFIG_BOOTCOMMAND \
  45. "bootp; " \
  46. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  47. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  48. "bootm"
  49. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  50. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  51. #undef CONFIG_WATCHDOG /* watchdog disabled */
  52. #undef CONFIG_STATUS_LED /* Status LED not enabled */
  53. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  54. /*
  55. * BOOTP options
  56. */
  57. #define CONFIG_BOOTP_SUBNETMASK
  58. #define CONFIG_BOOTP_GATEWAY
  59. #define CONFIG_BOOTP_HOSTNAME
  60. #define CONFIG_BOOTP_BOOTPATH
  61. #define CONFIG_BOOTP_BOOTFILESIZE
  62. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  63. /*
  64. * Command line configuration.
  65. */
  66. #include <config_cmd_default.h>
  67. #define CONFIG_CMD_DHCP
  68. #define CONFIG_CMD_DATE
  69. /*
  70. * Miscellaneous configurable options
  71. */
  72. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  73. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  74. #if defined(CONFIG_CMD_KGDB) && defined(KGDB_DEBUG)
  75. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  76. #else
  77. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  78. #endif
  79. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  80. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  81. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  82. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  83. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  84. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  85. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  86. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  87. /*
  88. * Low Level Configuration Settings
  89. * (address mappings, register initial values, etc.)
  90. * You should know what you are doing if you make changes here.
  91. */
  92. /*-----------------------------------------------------------------------
  93. * Internal Memory Mapped Register
  94. */
  95. #define CONFIG_SYS_IMMR 0xFFF00000
  96. /*-----------------------------------------------------------------------
  97. * Definitions for initial stack pointer and data area (in DPRAM)
  98. */
  99. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  100. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  101. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  102. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  103. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  104. /*-----------------------------------------------------------------------
  105. * Start addresses for the final memory configuration
  106. * (Set up by the startup code)
  107. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  108. */
  109. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  110. #define CONFIG_SYS_FLASH_BASE 0x40000000
  111. #if defined(DEBUG)
  112. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  113. #else
  114. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  115. #endif
  116. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  117. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  118. /*
  119. * For booting Linux, the board info and command line data
  120. * have to be in the first 8 MB of memory, since this is
  121. * the maximum mapped by the Linux kernel during initialization.
  122. */
  123. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  124. /*-----------------------------------------------------------------------
  125. * FLASH organization
  126. */
  127. /* use CFI flash driver */
  128. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  129. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  130. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
  131. #define CONFIG_SYS_FLASH_EMPTY_INFO
  132. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  133. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  134. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  135. #define CONFIG_ENV_IS_IN_FLASH 1
  136. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  137. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  138. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  139. /*-----------------------------------------------------------------------
  140. * Hardware Information Block
  141. */
  142. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  143. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  144. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  145. /*-----------------------------------------------------------------------
  146. * Cache Configuration
  147. */
  148. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  149. #if defined(CONFIG_CMD_KGDB)
  150. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  151. #endif
  152. /*-----------------------------------------------------------------------
  153. * SYPCR - System Protection Control 11-9
  154. * SYPCR can only be written once after reset!
  155. *-----------------------------------------------------------------------
  156. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  157. */
  158. #if defined(CONFIG_WATCHDOG)
  159. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  160. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  161. #else
  162. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * SIUMCR - SIU Module Configuration 11-6
  166. *-----------------------------------------------------------------------
  167. * PCMCIA config., multi-function pin tri-state
  168. */
  169. #ifndef CONFIG_CAN_DRIVER
  170. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  171. #else /* we must activate GPL5 in the SIUMCR for CAN */
  172. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  173. #endif /* CONFIG_CAN_DRIVER */
  174. /*-----------------------------------------------------------------------
  175. * TBSCR - Time Base Status and Control 11-26
  176. *-----------------------------------------------------------------------
  177. * Clear Reference Interrupt Status, Timebase freezing enabled
  178. */
  179. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  180. /*-----------------------------------------------------------------------
  181. * RTCSC - Real-Time Clock Status and Control Register 11-27
  182. *-----------------------------------------------------------------------
  183. */
  184. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  185. /*-----------------------------------------------------------------------
  186. * PISCR - Periodic Interrupt Status and Control 11-31
  187. *-----------------------------------------------------------------------
  188. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  189. */
  190. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  191. /*-----------------------------------------------------------------------
  192. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  193. *-----------------------------------------------------------------------
  194. * Reset PLL lock status sticky bit, timer expired status bit and timer
  195. * interrupt status bit
  196. *
  197. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  198. */
  199. #ifdef TQM8xxL_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  200. #define CONFIG_SYS_PLPRCR \
  201. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  202. #else
  203. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  204. #endif /* TQM8xxL_80MHz */
  205. /*-----------------------------------------------------------------------
  206. * SCCR - System Clock and reset Control Register 15-27
  207. *-----------------------------------------------------------------------
  208. * Set clock output, timebase and RTC source and divider,
  209. * power management and some other internal clocks
  210. */
  211. #define SCCR_MASK SCCR_EBDF11
  212. #ifdef TQM8xxL_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  213. #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ \
  214. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  215. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  216. SCCR_DFALCD00)
  217. #else /* up to 50 MHz we use a 1:1 clock */
  218. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  219. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  220. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  221. SCCR_DFALCD00)
  222. #endif /* TQM8xxL_80MHz */
  223. /*-----------------------------------------------------------------------
  224. * PCMCIA stuff
  225. *-----------------------------------------------------------------------
  226. *
  227. */
  228. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  229. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  230. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  231. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  232. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  233. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  234. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  235. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  236. /*-----------------------------------------------------------------------
  237. *
  238. *-----------------------------------------------------------------------
  239. *
  240. */
  241. #define CONFIG_SYS_DER 0
  242. /*
  243. * Init Memory Controller:
  244. *
  245. * BR0/1 and OR0/1 (FLASH)
  246. */
  247. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  248. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  249. /* used to re-map FLASH both when starting from SRAM or FLASH:
  250. * restrict access enough to keep SRAM working (if any)
  251. * but not too much to meddle with FLASH accesses
  252. */
  253. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  254. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  255. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  256. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  257. OR_SCY_5_CLK | OR_EHTR)
  258. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  259. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  260. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  261. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  262. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  263. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  264. /*
  265. * BR2/3 and OR2/3 (SDRAM)
  266. *
  267. */
  268. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  269. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  270. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  271. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  272. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  273. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  274. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  275. #ifndef CONFIG_CAN_DRIVER
  276. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  277. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  278. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  279. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  280. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  281. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  282. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  283. BR_PS_8 | BR_MS_UPMB | BR_V )
  284. #endif /* CONFIG_CAN_DRIVER */
  285. /*
  286. * Memory Periodic Timer Prescaler
  287. */
  288. /* periodic timer for refresh */
  289. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  290. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  291. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  292. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  293. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  294. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  295. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  296. /*
  297. * MAMR settings for SDRAM
  298. */
  299. /* 8 column SDRAM */
  300. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  301. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  302. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  303. /* 9 column SDRAM */
  304. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  305. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  306. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  307. /* pass open firmware flat tree */
  308. #define CONFIG_OF_LIBFDT 1
  309. #define CONFIG_OF_BOARD_SETUP 1
  310. #define CONFIG_HWCONFIG 1
  311. #endif /* __CONFIG_H */