SIMPC8313.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Copyright (C) Sheldon Instruments, Inc. 2008
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * simpc8313 board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_NAND_U_BOOT
  31. #define CONFIG_E300 1
  32. #define CONFIG_MPC83xx 1
  33. #define CONFIG_MPC831x 1
  34. #define CONFIG_MPC8313 1
  35. #ifndef CONFIG_SYS_TEXT_BASE
  36. #define CONFIG_SYS_TEXT_BASE 0x00100000
  37. #endif
  38. #define CONFIG_PCI
  39. #define CONFIG_FSL_ELBC 1
  40. #define CONFIG_MISC_INIT_R
  41. /*
  42. * On-board devices
  43. *
  44. * TSEC1 is Marvell PHY 88E1118
  45. */
  46. #define CONFIG_SYS_33MHZ
  47. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  48. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  49. #define CONFIG_SYS_IMMR 0xE0000000
  50. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  51. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  52. #endif
  53. #define CONFIG_SYS_MEMTEST_START 0x00001000
  54. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  55. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  56. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  57. /*
  58. * Device configurations
  59. */
  60. #define CONFIG_TSEC1
  61. /*
  62. * DDR Setup
  63. */
  64. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  65. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  66. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  67. #define CONFIG_VERY_BIG_RAM
  68. #define CONFIG_MAX_MEM_MAPPED (512 << 20)
  69. #define CONFIG_SYS_DDRCDR ( DDRCDR_EN \
  70. | DDRCDR_PZ_NOMZ \
  71. | DDRCDR_NZ_NOMZ \
  72. | DDRCDR_M_ODR )
  73. /* 0x73000002 TODO ODR & DRN ? */
  74. /*
  75. * FLASH on the Local Bus
  76. */
  77. #define CONFIG_SYS_NO_FLASH
  78. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  79. #if !defined(CONFIG_NAND_SPL)
  80. #define CONFIG_SYS_RAMBOOT
  81. #endif
  82. #define CONFIG_SYS_INIT_RAM_LOCK 1
  83. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  84. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  85. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  86. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  87. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  88. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  89. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  90. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  91. /*
  92. * Local Bus LCRR and LBCR regs
  93. */
  94. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  95. #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
  96. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  97. #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
  98. | (0xFF << LBCR_BMT_SHIFT) \
  99. | 0xF ) /* 0x0004ff0f */
  100. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  101. /* drivers/mtd/nand/nand.c */
  102. #ifdef CONFIG_NAND_SPL
  103. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  104. #else
  105. #define CONFIG_SYS_NAND_BASE 0xE2800000
  106. #endif
  107. #define CONFIG_SYS_FPGA_BASE 0xFF000000
  108. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  109. #define NAND_MAX_CHIPS 1
  110. #define CONFIG_MTD_NAND_VERIFY_WRITE
  111. #define CONFIG_CMD_NAND 1
  112. #define CONFIG_NAND_FSL_ELBC 1
  113. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  114. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  115. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  116. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  117. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
  118. #define CONFIG_SYS_NAND_BR_PRELIM ( CONFIG_SYS_NAND_BASE \
  119. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  120. | BR_PS_8 /* Port Size = 8 bit */ \
  121. | BR_MS_FCM /* MSEL = FCM */ \
  122. | BR_V ) /* valid */
  123. #ifdef CONFIG_NAND_SP
  124. #define CONFIG_SYS_NAND_OR_PRELIM ( 0xFFFF8000 /* length 32K */ \
  125. | OR_FCM_CSCT \
  126. | OR_FCM_CST \
  127. | OR_FCM_CHT \
  128. | OR_FCM_SCY_1 \
  129. | OR_FCM_TRLX \
  130. | OR_FCM_EHTR )
  131. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000000E /* 32KB */
  132. #define CONFIG_SYS_NAND_PAGE_SIZE (512) /* NAND chip page size */
  133. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  134. #define NAND_CACHE_PAGES 32
  135. #elif defined(CONFIG_NAND_LP)
  136. #define CONFIG_SYS_NAND_OR_PRELIM ( 0xFFFC0000 /* length 256K */ \
  137. | OR_FCM_PGS \
  138. | OR_FCM_CSCT \
  139. | OR_FCM_CST \
  140. | OR_FCM_CHT \
  141. | OR_FCM_SCY_1 \
  142. | OR_FCM_TRLX \
  143. | OR_FCM_EHTR )
  144. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000011 /* 256KB */
  145. #define CONFIG_SYS_NAND_PAGE_SIZE (2048) /* NAND chip page size */
  146. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
  147. #define NAND_CACHE_PAGES 64
  148. #else
  149. #error Page size of NAND not defined.
  150. #endif /* CONFIG_NAND_SP */
  151. #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SYS_NAND_BLOCK_SIZE
  152. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  153. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  154. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_NAND_BASE
  155. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR0_PRELIM
  156. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR0_PRELIM
  157. #define CONFIG_SYS_BR1_PRELIM ( CONFIG_SYS_FPGA_BASE \
  158. | BR_PS_16 \
  159. | BR_MS_UPMA \
  160. | BR_V )
  161. #define CONFIG_SYS_OR1_PRELIM ( OR_AM_2MB \
  162. | OR_UPM_BCTLD)
  163. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_FPGA_BASE
  164. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_2MB)
  165. /*
  166. * JFFS2 configuration
  167. */
  168. #define CONFIG_JFFS2_NAND
  169. #define CONFIG_JFFS2_DEV "nand0"
  170. /* mtdparts command line support */
  171. #define CONFIG_CMD_MTDPARTS
  172. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  173. #define MTDIDS_DEFAULT "nand0=nand0"
  174. #define MTDPARTS_DEFAULT "mtdparts=nand0:2M(u-boot),6M(kernel),-(jffs2)"
  175. /* pass open firmware flat tree */
  176. #define CONFIG_OF_LIBFDT 1
  177. #define CONFIG_OF_BOARD_SETUP 1
  178. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  179. /*
  180. * Serial Port
  181. */
  182. #define CONFIG_CONS_INDEX 1
  183. #define CONFIG_SYS_NS16550
  184. #define CONFIG_SYS_NS16550_SERIAL
  185. #define CONFIG_SYS_NS16550_REG_SIZE 1
  186. #ifdef CONFIG_NAND_SPL
  187. #define CONFIG_NS16550_MIN_FUNCTIONS
  188. #endif
  189. #define CONFIG_SYS_BAUDRATE_TABLE \
  190. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  191. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  192. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  193. /* Use the HUSH parser */
  194. #define CONFIG_SYS_HUSH_PARSER
  195. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  196. /* I2C */
  197. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  198. #define CONFIG_FSL_I2C
  199. #define CONFIG_I2C_MULTI_BUS
  200. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  201. #define CONFIG_SYS_I2C_SLAVE 0x7F
  202. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  203. #define CONFIG_SYS_I2C_OFFSET 0x3000
  204. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  205. /*
  206. * General PCI
  207. * Addresses are mapped 1-1.
  208. */
  209. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  210. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  211. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  212. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  213. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  214. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  215. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  216. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  217. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  218. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  219. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  220. /*
  221. * TSEC
  222. */
  223. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  224. #define CONFIG_NET_MULTI
  225. #define CONFIG_GMII /* MII PHY management */
  226. #ifdef CONFIG_TSEC1
  227. #define CONFIG_HAS_ETH0
  228. #define CONFIG_TSEC1_NAME "TSEC0"
  229. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  230. #define TSEC1_PHY_ADDR 0x0
  231. #define TSEC1_FLAGS TSEC_GIGABIT
  232. #define TSEC1_PHYIDX 0
  233. #endif
  234. #ifdef CONFIG_TSEC2
  235. #define CONFIG_HAS_ETH1
  236. #define CONFIG_TSEC2_NAME "TSEC1"
  237. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  238. #define TSEC2_PHY_ADDR 4
  239. #define TSEC2_FLAGS TSEC_GIGABIT
  240. #define TSEC2_PHYIDX 0
  241. #endif
  242. /* Options are: TSEC[0-1] */
  243. #define CONFIG_ETHPRIME "TSEC1"
  244. /*
  245. * Configure on-board RTC
  246. */
  247. #define CONFIG_RTC_DS1337
  248. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  249. /*
  250. * Environment
  251. */
  252. #if defined(CONFIG_NAND_U_BOOT)
  253. #define CONFIG_ENV_IS_IN_NAND 1
  254. #define CONFIG_ENV_OFFSET (768 * 1024)
  255. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  256. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  257. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  258. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  259. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
  260. #elif !defined(CONFIG_SYS_RAMBOOT)
  261. #define CONFIG_ENV_IS_IN_FLASH 1
  262. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  263. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  264. #define CONFIG_ENV_SIZE 0x2000
  265. /* Address and size of Redundant Environment Sector */
  266. #else
  267. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  268. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  269. #define CONFIG_ENV_SIZE 0x2000
  270. #endif
  271. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  272. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  273. /*
  274. * BOOTP options
  275. */
  276. #define CONFIG_BOOTP_BOOTFILESIZE
  277. #define CONFIG_BOOTP_BOOTPATH
  278. #define CONFIG_BOOTP_GATEWAY
  279. #define CONFIG_BOOTP_HOSTNAME
  280. /*
  281. * Command line configuration.
  282. */
  283. #include <config_cmd_default.h>
  284. #undef CONFIG_CMD_IMLS
  285. #undef CONFIG_CMD_FLASH
  286. #define CONFIG_CMD_PING
  287. #define CONFIG_CMD_DHCP
  288. #define CONFIG_CMD_I2C
  289. #define CONFIG_CMD_MII
  290. #define CONFIG_CMD_DATE
  291. #define CONFIG_CMD_PCI
  292. #define CONFIG_CMD_JFFS2
  293. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
  294. #undef CONFIG_CMD_SAVEENV
  295. #undef CONFIG_CMD_LOADS
  296. #endif
  297. #define CONFIG_CMDLINE_EDITING 1
  298. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  299. /*
  300. * Miscellaneous configurable options
  301. */
  302. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  303. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  304. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  305. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  306. #define CONFIG_SYS_PBSIZE ( CONFIG_SYS_CBSIZE \
  307. + sizeof(CONFIG_SYS_PROMPT) \
  308. + 16 ) /* Print Buffer Size */
  309. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  310. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  311. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  312. /*
  313. * For booting Linux, the board info and command line data
  314. * have to be in the first 256 MB of memory, since this is
  315. * the maximum mapped by the Linux kernel during initialization.
  316. */
  317. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
  318. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  319. #define CONFIG_SYS_HRCW_LOW ( HRCWL_LCL_BUS_TO_SCB_CLK_1X1 \
  320. | 0x20000000 /* reserved */ \
  321. | HRCWL_DDR_TO_SCB_CLK_2X1 \
  322. | HRCWL_CSB_TO_CLKIN_4X1 \
  323. | HRCWL_CORE_TO_CSB_2_5X1 )
  324. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 4)
  325. #define CONFIG_SYS_HRCW_HIGH_BASE ( HRCWH_PCI_HOST \
  326. | HRCWH_PCI1_ARBITER_ENABLE \
  327. | HRCWH_CORE_ENABLE \
  328. | HRCWH_BOOTSEQ_DISABLE \
  329. | HRCWH_SW_WATCHDOG_DISABLE \
  330. | HRCWH_TSEC1M_IN_RGMII \
  331. | HRCWH_TSEC2M_IN_RGMII \
  332. | HRCWH_BIG_ENDIAN \
  333. | HRCWH_LALE_NORMAL )
  334. #ifdef CONFIG_NAND_LP
  335. #define CONFIG_SYS_HRCW_HIGH ( CONFIG_SYS_HRCW_HIGH_BASE \
  336. | HRCWH_FROM_0XFFF00100 \
  337. | HRCWH_ROM_LOC_NAND_LP_8BIT \
  338. | HRCWH_RL_EXT_NAND)
  339. #else
  340. #define CONFIG_SYS_HRCW_HIGH ( CONFIG_SYS_HRCW_HIGH_BASE \
  341. | HRCWH_FROM_0XFFF00100 \
  342. | HRCWH_ROM_LOC_NAND_SP_8BIT \
  343. | HRCWH_RL_EXT_NAND )
  344. #endif
  345. /* System IO Config */
  346. #define CONFIG_SYS_SICRH ( SICRH_ETSEC2_B \
  347. | SICRH_ETSEC2_C \
  348. | SICRH_ETSEC2_D \
  349. | SICRH_ETSEC2_E \
  350. | SICRH_ETSEC2_F \
  351. | SICRH_ETSEC2_G \
  352. | SICRH_TSOBI1 \
  353. | SICRH_TSOBI2 )
  354. #define CONFIG_SYS_SICRL ( SICRL_LBC \
  355. | SICRL_USBDR_10 \
  356. | SICRL_ETSEC2_A )
  357. #define CONFIG_SYS_HID0_INIT 0x000000000
  358. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  359. HID0_ENABLE_INSTRUCTION_CACHE | \
  360. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT )
  361. #define CONFIG_SYS_HID2 HID2_HBE
  362. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  363. /* DDR @ 0x00000000 */
  364. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10)
  365. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  366. #define CONFIG_SYS_IBAT1L ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | BATL_PP_10)
  367. #define CONFIG_SYS_IBAT1U ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | BATU_BL_256M | BATU_VS | BATU_VP)
  368. /* PCI @ 0x80000000 */
  369. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10)
  370. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  371. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  372. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  373. /* PCI2 not supported on 8313 */
  374. #define CONFIG_SYS_IBAT4L (0)
  375. #define CONFIG_SYS_IBAT4U (0)
  376. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  377. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  378. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  379. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  380. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_GUARDEDSTORAGE)
  381. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  382. #define CONFIG_SYS_IBAT7L (0)
  383. #define CONFIG_SYS_IBAT7U (0)
  384. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  385. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  386. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  387. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  388. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  389. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  390. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  391. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  392. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  393. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  394. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  395. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  396. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  397. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  398. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  399. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  400. /*
  401. * Environment Configuration
  402. */
  403. #define CONFIG_ENV_OVERWRITE
  404. #define CONFIG_NETDEV eth1
  405. #define CONFIG_HOSTNAME simpc8313
  406. #define CONFIG_ROOTPATH /tftpboot/
  407. #define CONFIG_BOOTFILE /tftpboot/uImage
  408. #define CONFIG_UBOOTPATH u-boot-nand.bin /* U-Boot image on TFTP server */
  409. #define CONFIG_FDTFILE simpc8313.dtb
  410. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  411. #define CONFIG_BOOTDELAY 5 /* 5 second delay */
  412. #define CONFIG_BAUDRATE 115200
  413. #define CONFIG_BOOTCOMMAND "nand read $loadaddr kernel 600000;bootm $loadaddr - $fdtaddr"
  414. #define XMK_STR(x) #x
  415. #define MK_STR(x) XMK_STR(x)
  416. #define CONFIG_EXTRA_ENV_SETTINGS \
  417. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  418. "ethprime=TSEC1\0" \
  419. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  420. "tftpflash=tftpboot $loadaddr $uboot; " \
  421. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  422. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  423. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  424. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  425. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  426. "fdtaddr=ae0000\0" \
  427. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
  428. "console=ttyS0\0" \
  429. "setbootargs=setenv bootargs " \
  430. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  431. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  432. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  433. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  434. "load_uboot=tftp 100000 u-boot-nand.bin\0" \
  435. "burn_uboot=nand erase u-boot 80000; " \
  436. "nand write 100000 u-boot $filesize\0" \
  437. "update_uboot=run load_uboot;run burn_uboot\0" \
  438. "mtdids=nand0=nand0\0" \
  439. "mtdparts=mtdparts=nand0:2M(u-boot),6M(kernel),-(jffs2)\0" \
  440. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  441. "nfsroot=${serverip}:${rootpath}\0" \
  442. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  443. "addip=setenv bootargs ${bootargs} " \
  444. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  445. ":${hostname}:${netdev}:off panic=1\0" \
  446. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  447. "bootargs=root=/dev/mtdblock2 rootfstype=jffs2 rw " \
  448. "console=ttyS0,115200\0" \
  449. ""
  450. #define CONFIG_NFSBOOTCOMMAND \
  451. "setenv rootdev /dev/nfs;" \
  452. "run setbootargs;" \
  453. "run setipargs;" \
  454. "tftp $loadaddr $bootfile;" \
  455. "tftp $fdtaddr $fdtfile;" \
  456. "bootm $loadaddr - $fdtaddr"
  457. #define CONFIG_RAMBOOTCOMMAND \
  458. "setenv rootdev /dev/ram;" \
  459. "run setbootargs;" \
  460. "tftp $ramdiskaddr $ramdiskfile;" \
  461. "tftp $loadaddr $bootfile;" \
  462. "tftp $fdtaddr $fdtfile;" \
  463. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  464. #undef MK_STR
  465. #undef XMK_STR
  466. #endif /* __CONFIG_H */