SBC8540.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. /*
  2. * (C) Copyright 2002,2003 Motorola,Inc.
  3. * Xianghua Xiao <X.Xiao@motorola.com>
  4. *
  5. * (C) Copyright 2004 Wind River Systems Inc <www.windriver.com>.
  6. * Added support for Wind River SBC8540 board
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * sbc8540 board configuration file.
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * Top level Makefile configuration choices
  33. */
  34. #ifdef CONFIG_66
  35. #define CONFIG_PCI_66
  36. #endif
  37. #define TSEC_DEBUG
  38. /*
  39. * High Level Configuration Options
  40. */
  41. #define CONFIG_BOOKE 1 /* BOOKE */
  42. #define CONFIG_E500 1 /* BOOKE e500 family */
  43. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  44. #define CONFIG_MPC85xx_REV1 1 /* MPC85xx Rev 1.0 chip */
  45. #define CONFIG_SYS_TEXT_BASE 0xfffc0000
  46. #define CONFIG_CPM2 1 /* has CPM2 */
  47. #define CONFIG_SBC8540 1 /* configuration for SBC8560 board */
  48. #define CONFIG_MPC8540 1
  49. #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific (supplement) */
  50. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  51. #undef CONFIG_PCI /* pci ethernet support */
  52. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  53. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  54. #define CONFIG_ENV_OVERWRITE
  55. /* Using Localbus SDRAM to emulate flash before we can program the flash,
  56. * normally you need a flash-boot image(u-boot.bin), if so undef this.
  57. */
  58. #undef CONFIG_RAM_AS_FLASH
  59. #if defined(CONFIG_PCI_66) /* some PCI card is 33Mhz only */
  60. #define CONFIG_SYS_CLK_FREQ 66000000 /* sysclk for MPC85xx */
  61. #else
  62. #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
  63. #endif
  64. /* below can be toggled for performance analysis. otherwise use default */
  65. #define CONFIG_L2_CACHE /* toggle L2 cache */
  66. #undef CONFIG_BTB /* toggle branch predition */
  67. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  68. #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
  69. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  70. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  71. #define CONFIG_SYS_MEMTEST_END 0x00400000
  72. #if (defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET) || \
  73. defined(CONFIG_PCI) && defined(CONFIG_ETHER_ON_FCC) || \
  74. defined(CONFIG_TSEC_ENET) && defined(CONFIG_ETHER_ON_FCC))
  75. #error "You can only use ONE of PCI Ethernet Card or TSEC Ethernet or CPM FCC."
  76. #endif
  77. /*
  78. * Base addresses -- Note these are effective addresses where the
  79. * actual resources get mapped (not physical addresses)
  80. */
  81. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  82. #if XXX
  83. #define CONFIG_SYS_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
  84. #else
  85. #define CONFIG_SYS_CCSRBAR 0xff700000 /* default CCSRBAR */
  86. #endif
  87. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  88. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  89. #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
  90. /* DDR Setup */
  91. #define CONFIG_FSL_DDR1
  92. #undef CONFIG_FSL_DDR_INTERACTIVE
  93. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  94. #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  95. #undef CONFIG_DDR_SPD
  96. #if defined(CONFIG_MPC85xx_REV1)
  97. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  98. #endif
  99. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  100. #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  101. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  102. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  103. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  104. #define CONFIG_VERY_BIG_RAM
  105. #define CONFIG_NUM_DDR_CONTROLLERS 1
  106. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  107. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  108. /* I2C addresses of SPD EEPROMs */
  109. #define SPD_EEPROM_ADDRESS 0x55 /* CTLR 0 DIMM 0 */
  110. #undef CONFIG_CLOCKS_IN_MHZ
  111. #if defined(CONFIG_RAM_AS_FLASH)
  112. #define CONFIG_SYS_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */
  113. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH 8M */
  114. #define CONFIG_SYS_BR0_PRELIM 0xf8000801 /* port size 8bit */
  115. #define CONFIG_SYS_OR0_PRELIM 0xf8000ff7 /* 8MB Flash */
  116. #else /* Boot from real Flash */
  117. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf8000000 /* Localbus SDRAM */
  118. #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
  119. #define CONFIG_SYS_BR0_PRELIM 0xff800801 /* port size 8bit */
  120. #define CONFIG_SYS_OR0_PRELIM 0xff800ff7 /* 8MB Flash */
  121. #endif
  122. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  123. /* local bus definitions */
  124. #define CONFIG_SYS_BR1_PRELIM 0xe4001801 /* 64M, 32-bit flash */
  125. #define CONFIG_SYS_OR1_PRELIM 0xfc000ff7
  126. #define CONFIG_SYS_BR2_PRELIM 0x00000000 /* CS2 not used */
  127. #define CONFIG_SYS_OR2_PRELIM 0x00000000
  128. #define CONFIG_SYS_BR3_PRELIM 0xf0001861 /* 64MB localbus SDRAM */
  129. #define CONFIG_SYS_OR3_PRELIM 0xfc000cc1
  130. #if defined(CONFIG_RAM_AS_FLASH)
  131. #define CONFIG_SYS_BR4_PRELIM 0xf4001861 /* 64M localbus SDRAM */
  132. #else
  133. #define CONFIG_SYS_BR4_PRELIM 0xf8001861 /* 64M localbus SDRAM */
  134. #endif
  135. #define CONFIG_SYS_OR4_PRELIM 0xfc000cc1
  136. #define CONFIG_SYS_BR5_PRELIM 0xfc000801 /* 16M CS5 misc devices */
  137. #if 1
  138. #define CONFIG_SYS_OR5_PRELIM 0xff000ff7
  139. #else
  140. #define CONFIG_SYS_OR5_PRELIM 0xff0000f0
  141. #endif
  142. #define CONFIG_SYS_BR6_PRELIM 0xe0001801 /* 64M, 32-bit flash */
  143. #define CONFIG_SYS_OR6_PRELIM 0xfc000ff7
  144. #define CONFIG_SYS_LBC_LCRR 0x00030002 /* local bus freq */
  145. #define CONFIG_SYS_LBC_LBCR 0x00000000
  146. #define CONFIG_SYS_LBC_LSRT 0x20000000
  147. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  148. #define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
  149. #define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
  150. #define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
  151. #define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
  152. #define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
  153. /* just hijack the MOT BCSR def for SBC8560 misc devices */
  154. #define CONFIG_SYS_BCSR ((CONFIG_SYS_BR5_PRELIM & 0xff000000)|0x00400000)
  155. /* the size of CS5 needs to be >= 16M for TLB and LAW setups */
  156. #define CONFIG_SYS_INIT_RAM_LOCK 1
  157. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* Initial RAM address */
  158. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  159. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  160. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  161. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  162. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  163. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  164. /* Serial Port */
  165. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  166. #undef CONFIG_CONS_NONE /* define if console on something else */
  167. #define CONFIG_CONS_INDEX 1
  168. #define CONFIG_SYS_NS16550
  169. #define CONFIG_SYS_NS16550_SERIAL
  170. #define CONFIG_SYS_NS16550_REG_SIZE 1
  171. #if 0
  172. #define CONFIG_SYS_NS16550_CLK 1843200 /* get_bus_freq(0) */
  173. #else
  174. #define CONFIG_SYS_NS16550_CLK 264000000 /* get_bus_freq(0) */
  175. #endif
  176. #define CONFIG_BAUDRATE 9600
  177. #define CONFIG_SYS_BAUDRATE_TABLE \
  178. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  179. #if 0
  180. #define CONFIG_SYS_NS16550_COM1 ((CONFIG_SYS_BR5_PRELIM & 0xff000000)+0x00700000)
  181. #define CONFIG_SYS_NS16550_COM2 ((CONFIG_SYS_BR5_PRELIM & 0xff000000)+0x00800000)
  182. #else
  183. /* SBC8540 uses internal COMM controller */
  184. #define CONFIG_SYS_NS16550_COM1 ((CONFIG_SYS_CCSRBAR & 0xfff00000)+0x00004500)
  185. #define CONFIG_SYS_NS16550_COM2 ((CONFIG_SYS_CCSRBAR & 0xfff00000)+0x00004600)
  186. #endif
  187. /* Use the HUSH parser */
  188. #define CONFIG_SYS_HUSH_PARSER
  189. #ifdef CONFIG_SYS_HUSH_PARSER
  190. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  191. #endif
  192. /*
  193. * I2C
  194. */
  195. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  196. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  197. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  198. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  199. #define CONFIG_SYS_I2C_SLAVE 0x7F
  200. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  201. #define CONFIG_SYS_I2C_OFFSET 0x3000
  202. #define CONFIG_SYS_PCI_MEM_BASE 0xC0000000
  203. #define CONFIG_SYS_PCI_MEM_PHYS 0xC0000000
  204. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
  205. #if defined(CONFIG_TSEC_ENET) /* TSEC Ethernet port */
  206. # define CONFIG_NET_MULTI 1
  207. # define CONFIG_MPC85xx_TSEC1
  208. # define CONFIG_MPC85xx_TSEC1_NAME "TSEC0"
  209. # define CONFIG_MII 1 /* MII PHY management */
  210. # define TSEC1_PHY_ADDR 25
  211. # define TSEC1_PHYIDX 0
  212. /* Options are: TSEC0 */
  213. # define CONFIG_ETHPRIME "TSEC0"
  214. #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
  215. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  216. #define CONFIG_ETHER_ON_FCC2 /* cpm FCC ethernet support */
  217. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  218. #if (CONFIG_ETHER_INDEX == 2)
  219. /*
  220. * - Rx-CLK is CLK13
  221. * - Tx-CLK is CLK14
  222. * - Select bus for bd/buffers
  223. * - Full duplex
  224. */
  225. #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  226. #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  227. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  228. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
  229. #elif (CONFIG_ETHER_INDEX == 3)
  230. /* need more definitions here for FE3 */
  231. #endif /* CONFIG_ETHER_INDEX */
  232. #define CONFIG_MII /* MII PHY management */
  233. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  234. /*
  235. * GPIO pins used for bit-banged MII communications
  236. */
  237. #define MDIO_PORT 2 /* Port C */
  238. #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
  239. (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
  240. #define MDC_DECLARE MDIO_DECLARE
  241. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  242. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  243. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  244. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  245. else iop->pdat &= ~0x00400000
  246. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  247. else iop->pdat &= ~0x00200000
  248. #define MIIDELAY udelay(1)
  249. #endif
  250. /*-----------------------------------------------------------------------
  251. * FLASH and environment organization
  252. */
  253. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  254. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  255. #if 0
  256. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  257. #define CONFIG_SYS_FLASH_PROTECTION /* use hardware protection */
  258. #endif
  259. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  260. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  261. #undef CONFIG_SYS_FLASH_CHECKSUM
  262. #define CONFIG_SYS_FLASH_ERASE_TOUT 200000 /* Timeout for Flash Erase (in ms) */
  263. #define CONFIG_SYS_FLASH_WRITE_TOUT 50000 /* Timeout for Flash Write (in ms) */
  264. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  265. #if 0
  266. /* XXX This doesn't work and I don't want to fix it */
  267. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  268. #define CONFIG_SYS_RAMBOOT
  269. #else
  270. #undef CONFIG_SYS_RAMBOOT
  271. #endif
  272. #endif
  273. /* Environment */
  274. #if !defined(CONFIG_SYS_RAMBOOT)
  275. #if defined(CONFIG_RAM_AS_FLASH)
  276. #define CONFIG_ENV_IS_NOWHERE
  277. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x100000)
  278. #define CONFIG_ENV_SIZE 0x2000
  279. #else
  280. #define CONFIG_ENV_IS_IN_FLASH 1
  281. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  282. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  283. #define CONFIG_ENV_SIZE 0x2000 /* CONFIG_ENV_SECT_SIZE */
  284. #endif
  285. #else
  286. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  287. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  288. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  289. #define CONFIG_ENV_SIZE 0x2000
  290. #endif
  291. #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=192.168.0.251:/tftpboot ip=192.168.0.105:192.168.0.251::255.255.255.0:sbc8560:eth0:off console=ttyS0,9600"
  292. /*#define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"*/
  293. #define CONFIG_BOOTCOMMAND "bootm 0xff800000 0xffa00000"
  294. #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
  295. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  296. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  297. /*
  298. * BOOTP options
  299. */
  300. #define CONFIG_BOOTP_BOOTFILESIZE
  301. #define CONFIG_BOOTP_BOOTPATH
  302. #define CONFIG_BOOTP_GATEWAY
  303. #define CONFIG_BOOTP_HOSTNAME
  304. /*
  305. * Command line configuration.
  306. */
  307. #include <config_cmd_default.h>
  308. #define CONFIG_CMD_PING
  309. #define CONFIG_CMD_I2C
  310. #define CONFIG_CMD_REGINFO
  311. #if defined(CONFIG_PCI)
  312. #define CONFIG_CMD_PCI
  313. #endif
  314. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  315. #define CONFIG_CMD_MII
  316. #endif
  317. #if defined(CONFIG_SYS_RAMBOOT)
  318. #undef CONFIG_CMD_SAVEENV
  319. #undef CONFIG_CMD_LOADS
  320. #endif
  321. #undef CONFIG_WATCHDOG /* watchdog disabled */
  322. /*
  323. * Miscellaneous configurable options
  324. */
  325. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  326. #define CONFIG_SYS_PROMPT "SBC8540=> " /* Monitor Command Prompt */
  327. #if defined(CONFIG_CMD_KGDB)
  328. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  329. #else
  330. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  331. #endif
  332. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  333. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  334. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  335. #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
  336. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  337. /*
  338. * For booting Linux, the board info and command line data
  339. * have to be in the first 8 MB of memory, since this is
  340. * the maximum mapped by the Linux kernel during initialization.
  341. */
  342. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  343. #if defined(CONFIG_CMD_KGDB)
  344. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  345. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  346. #endif
  347. /*Note: change below for your network setting!!! */
  348. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  349. # define CONFIG_ETHADDR 00:vv:ww:xx:yy:8a
  350. # define CONFIG_HAS_ETH1
  351. # define CONFIG_ETH1ADDR 00:vv:ww:xx:yy:8b
  352. # define CONFIG_HAS_ETH2
  353. # define CONFIG_ETH2ADDR 00:vv:ww:xx:yy:8c
  354. #endif
  355. #define CONFIG_SERVERIP YourServerIP
  356. #define CONFIG_IPADDR YourTargetIP
  357. #define CONFIG_GATEWAYIP YourGatewayIP
  358. #define CONFIG_NETMASK 255.255.255.0
  359. #define CONFIG_HOSTNAME SBC8560
  360. #define CONFIG_ROOTPATH YourRootPath
  361. #define CONFIG_BOOTFILE YourImageName
  362. #endif /* __CONFIG_H */