RPXlite_DW.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * (C) Copyright 2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  28. * U-BOOT port on RPXlite board
  29. */
  30. /*
  31. * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
  32. * U-BOOT port on RPXlite DW version board--RPXlite_DW
  33. * June 8 ,2004
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. /* #define DEBUG 1 */
  42. /* #define DEPLOYMENT 1 */
  43. #undef CONFIG_MPC860
  44. #define CONFIG_MPC823 1 /* This is a MPC823e CPU. */
  45. #define CONFIG_RPXLITE 1 /* RPXlite DW version board */
  46. #define CONFIG_SYS_TEXT_BASE 0xff000000
  47. #ifdef CONFIG_LCD /* with LCD controller ? */
  48. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  49. #endif
  50. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  51. #undef CONFIG_8xx_CONS_SMC2
  52. #undef CONFIG_8xx_CONS_NONE
  53. #define CONFIG_BAUDRATE 9600 /* console default baudrate = 9600bps */
  54. #ifdef DEBUG
  55. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  56. #else
  57. #define CONFIG_BOOTDELAY 6 /* autoboot after 6 seconds */
  58. #ifdef DEPLOYMENT
  59. #define CONFIG_BOOT_RETRY_TIME -1
  60. #define CONFIG_AUTOBOOT_KEYED
  61. #define CONFIG_AUTOBOOT_PROMPT \
  62. "autoboot in %d seconds (stop with 'st')...\n", bootdelay
  63. #define CONFIG_AUTOBOOT_STOP_STR "st"
  64. #define CONFIG_ZERO_BOOTDELAY_CHECK
  65. #define CONFIG_RESET_TO_RETRY 1
  66. #define CONFIG_BOOT_RETRY_MIN 1
  67. #endif /* DEPLOYMENT */
  68. #endif /* DEBUG */
  69. /* pre-boot commands */
  70. #define CONFIG_PREBOOT "setenv stdout serial;setenv stdin serial"
  71. #undef CONFIG_BOOTARGS
  72. #define CONFIG_EXTRA_ENV_SETTINGS \
  73. "netdev=eth0\0" \
  74. "nfsargs=setenv bootargs console=tty0 console=ttyS0,9600 " \
  75. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
  76. "ramargs=setenv bootargs console=tty0 root=/dev/ram rw\0" \
  77. "addip=setenv bootargs ${bootargs} " \
  78. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  79. ":${hostname}:${netdev}:off panic=1\0" \
  80. "flash_nfs=run nfsargs addip;" \
  81. "bootm ${kernel_addr}\0" \
  82. "flash_self=run ramargs addip;" \
  83. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  84. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  85. "gatewayip=172.16.115.254\0" \
  86. "netmask=255.255.255.0\0" \
  87. "kernel_addr=ff040000\0" \
  88. "ramdisk_addr=ff200000\0" \
  89. "ku=era ${kernel_addr} ff1fffff;cp.b 100000 ${kernel_addr} " \
  90. "${filesize};md ${kernel_addr};" \
  91. "echo kernel updating finished\0" \
  92. "uu=protect off 1:0-4;era 1:0-4;cp.b 100000 ff000000 " \
  93. "${filesize};md ff000000;" \
  94. "echo u-boot updating finished\0" \
  95. "eu=protect off 1:6;era 1:6;reset\0" \
  96. "lcd=setenv stdout lcd;setenv stdin lcd\0" \
  97. "ser=setenv stdout serial;setenv stdin serial\0" \
  98. "verify=no"
  99. #define CONFIG_BOOTCOMMAND "run flash_self"
  100. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  101. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  102. #undef CONFIG_WATCHDOG /* watchdog disabled */
  103. #undef CONFIG_STATUS_LED /* disturbs display. Status LED disabled. */
  104. /*
  105. * BOOTP options
  106. */
  107. #define CONFIG_BOOTP_SUBNETMASK
  108. #define CONFIG_BOOTP_GATEWAY
  109. #define CONFIG_BOOTP_HOSTNAME
  110. #define CONFIG_BOOTP_BOOTPATH
  111. #define CONFIG_BOOTP_BOOTFILESIZE
  112. #if 1 /* Enable this stuff could make image enlarge about 25KB. Mask it if you
  113. don't want the advanced function */
  114. /*
  115. * Command line configuration.
  116. */
  117. #include <config_cmd_default.h>
  118. #define CONFIG_CMD_ASKENV
  119. #define CONFIG_CMD_JFFS2
  120. #define CONFIG_CMD_PING
  121. #define CONFIG_CMD_ELF
  122. #define CONFIG_CMD_REGINFO
  123. #define CONFIG_CMD_DHCP
  124. #ifdef CONFIG_SPLASH_SCREEN
  125. #define CONFIG_CMD_BMP
  126. #endif
  127. /* test-only */
  128. #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  129. #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
  130. #define CONFIG_NETCONSOLE
  131. #endif /* 1 */
  132. /*
  133. * Miscellaneous configurable options
  134. */
  135. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  136. #define CONFIG_SYS_PROMPT "u-boot>" /* Monitor Command Prompt */
  137. #if defined(CONFIG_CMD_KGDB)
  138. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  139. #else
  140. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  141. #endif
  142. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  143. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  144. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  145. #define CONFIG_SYS_MEMTEST_START 0x0040000 /* memtest works on */
  146. #define CONFIG_SYS_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  147. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  148. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  149. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  150. /*
  151. * Low Level Configuration Settings
  152. * (address mappings, register initial values, etc.)
  153. * You should know what you are doing if you make changes here.
  154. */
  155. /*-----------------------------------------------------------------------
  156. * Internal Memory Mapped Register
  157. */
  158. #define CONFIG_SYS_IMMR 0xFA200000
  159. /*-----------------------------------------------------------------------
  160. * Definitions for initial stack pointer and data area (in DPRAM)
  161. */
  162. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  163. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  164. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  165. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  166. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  167. /*-----------------------------------------------------------------------
  168. * Start addresses for the final memory configuration
  169. * (Set up by the startup code)
  170. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  171. */
  172. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  173. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  174. #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
  175. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  176. #else
  177. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  178. #endif
  179. #define CONFIG_SYS_MONITOR_BASE 0xFF000000
  180. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  181. /*
  182. * For booting Linux, the board info and command line data
  183. * have to be in the first 8 MB of memory, since this is
  184. * the maximum mapped by the Linux kernel during initialization.
  185. */
  186. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  187. /*-----------------------------------------------------------------------
  188. * FLASH organization
  189. */
  190. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  191. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  192. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  193. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  194. #ifdef CONFIG_ENV_IS_IN_NVRAM
  195. #define CONFIG_ENV_ADDR 0xFA000100
  196. #define CONFIG_ENV_SIZE 0x1000
  197. #else
  198. #define CONFIG_ENV_IS_IN_FLASH
  199. #define CONFIG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
  200. #define CONFIG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
  201. #endif /* CONFIG_ENV_IS_IN_NVRAM */
  202. #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res)))
  203. /*-----------------------------------------------------------------------
  204. * Cache Configuration
  205. */
  206. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  207. #if defined(CONFIG_CMD_KGDB)
  208. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  209. #endif
  210. /*-----------------------------------------------------------------------
  211. * SYPCR - System Protection Control 32-bit 12-35
  212. * SYPCR can only be written once after reset!
  213. *-----------------------------------------------------------------------
  214. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  215. */
  216. #if defined(CONFIG_WATCHDOG)
  217. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  218. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  219. #else
  220. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  221. #endif /* We can get SYPCR: 0xFFFF0689. */
  222. /*-----------------------------------------------------------------------
  223. * SIUMCR - SIU Module Configuration 32-bit 12-30
  224. *-----------------------------------------------------------------------
  225. * PCMCIA config., multi-function pin tri-state
  226. */
  227. #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10) /* SIUMCR:0x00000800 */
  228. /*---------------------------------------------------------------------
  229. * TBSCR - Time Base Status and Control 16-bit 12-16
  230. *---------------------------------------------------------------------
  231. * Clear Reference Interrupt Status, Timebase freezing enabled
  232. */
  233. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  234. /* TBSCR: 0x00C3 [SAM] */
  235. /*-----------------------------------------------------------------------
  236. * RTCSC - Real-Time Clock Status and Control Register 16-bit 12-18
  237. *-----------------------------------------------------------------------
  238. * [RTC enabled but not stopped on FRZ]
  239. */
  240. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) /* RTCSC:0x00C1 */
  241. /*-----------------------------------------------------------------------
  242. * PISCR - Periodic Interrupt Status and Control 16-bit 12-23
  243. *-----------------------------------------------------------------------
  244. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  245. * [Periodic timer enabled,Periodic timer interrupt disable. ]
  246. */
  247. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) /* PISCR:0x0083 */
  248. /*-----------------------------------------------------------------------
  249. * PLPRCR - PLL, Low-Power, and Reset Control Register 32-bit 5-7
  250. *-----------------------------------------------------------------------
  251. * Reset PLL lock status sticky bit, timer expired status bit and timer
  252. * interrupt status bit
  253. */
  254. /* up to 64 MHz we use a 1:2 clock */
  255. #if defined(RPXlite_64MHz)
  256. #define CONFIG_SYS_PLPRCR ( (7 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) /*PLPRCR: 0x00700000. */
  257. #else
  258. #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  259. #endif
  260. /*-----------------------------------------------------------------------
  261. * SCCR - System Clock and reset Control Register 5-3
  262. *-----------------------------------------------------------------------
  263. * Set clock output, timebase and RTC source and divider,
  264. * power management and some other internal clocks
  265. */
  266. #define SCCR_MASK SCCR_EBDF00
  267. /* Up to 48MHz system clock, we use 1:1 SYSTEM/BUS ratio */
  268. #if defined(RPXlite_64MHz)
  269. #define CONFIG_SYS_SCCR ( SCCR_TBS | SCCR_EBDF01 ) /* %%%SCCR:0x02020000 */
  270. #else
  271. #define CONFIG_SYS_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
  272. #endif
  273. /*-----------------------------------------------------------------------
  274. * PCMCIA stuff
  275. *-----------------------------------------------------------------------
  276. */
  277. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  278. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  279. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  280. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  281. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  282. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  283. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  284. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  285. /*-----------------------------------------------------------------------
  286. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  287. *-----------------------------------------------------------------------
  288. */
  289. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  290. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  291. #undef CONFIG_IDE_LED /* LED for ide not supported */
  292. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  293. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  294. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  295. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  296. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  297. /* Offset for data I/O */
  298. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  299. /* Offset for normal register accesses */
  300. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  301. /* Offset for alternate registers */
  302. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  303. #define CONFIG_SYS_DER 0
  304. /*
  305. * Init Memory Controller:
  306. *
  307. * BR0 and OR0 (FLASH)
  308. */
  309. #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base */
  310. #define CONFIG_SYS_PRELIM_OR_AM 0xFC000000 /* OR addr mask */
  311. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 8, ETHR = 0, BIH = 1 */
  312. #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_BI)
  313. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  314. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  315. /*
  316. * BR1 and OR1 (SDRAM)
  317. *
  318. */
  319. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  320. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB in system */
  321. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  322. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
  323. #define CONFIG_SYS_OR_AM_SDRAM (-(SDRAM_MAX_SIZE & OR_AM_MSK))
  324. #define CONFIG_SYS_OR1_PRELIM ( CONFIG_SYS_OR_AM_SDRAM | CONFIG_SYS_OR_TIMING_SDRAM )
  325. #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  326. /* RPXlite mem setting */
  327. #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */
  328. #define CONFIG_SYS_OR3_PRELIM 0xFF7F8900
  329. #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  330. #define CONFIG_SYS_OR4_PRELIM 0xFFFE0040
  331. /*
  332. * Memory Periodic Timer Prescaler
  333. */
  334. /* periodic timer for refresh */
  335. #if defined(RPXlite_64MHz)
  336. #define CONFIG_SYS_MAMR_PTA 32
  337. #else
  338. #define CONFIG_SYS_MAMR_PTA 20
  339. #endif
  340. /*
  341. * Refresh clock Prescalar
  342. */
  343. #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2
  344. /*
  345. * MAMR settings for SDRAM
  346. */
  347. /* 9 column SDRAM */
  348. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  349. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10)
  350. /* CONFIG_SYS_MAMR_9COL:0x20904000 @ 64MHz */
  351. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  352. /* Configuration variable added by yooth. */
  353. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  354. /*
  355. * BCSRx
  356. *
  357. * Board Status and Control Registers
  358. *
  359. */
  360. #define BCSR0 0xFA400000
  361. #define BCSR1 0xFA400001
  362. #define BCSR2 0xFA400002
  363. #define BCSR3 0xFA400003
  364. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  365. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  366. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  367. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  368. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  369. #define BCSR0_COLTEST 0x20
  370. #define BCSR0_ETHLPBK 0x40
  371. #define BCSR0_ETHEN 0x80
  372. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  373. #define BCSR1_PCVCTL6 0x02
  374. #define BCSR1_PCVCTL5 0x04
  375. #define BCSR1_PCVCTL4 0x08
  376. #define BCSR1_IPB5SEL 0x10
  377. #define BCSR1_SMC1CTS 0x40 /* Added by SAM. */
  378. #define BCSR1_SMC1TRS 0x80 /* Added by SAM. */
  379. #define BCSR2_ENRTCIRQ 0x01 /* Added by SAM. */
  380. #define BCSR2_ENBRG1 0x04 /* Added by SAM. */
  381. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  382. #define BCSR2_ENUSBCLK 0x10
  383. #define BCSR2_USBPWREN 0x20
  384. #define BCSR2_USBSPD 0x40
  385. #define BCSR2_USBSUSP 0x80
  386. #define BCSR3_BWKAPWR 0x01 /* Changed by SAM. Backup battery situation */
  387. #define BCSR3_IRQRTC 0x02 /* Changed by SAM. NVRAM Battery */
  388. #define BCSR3_RDY_BSY 0x04 /* Changed by SAM. Flash Operation */
  389. #define BCSR3_MPLX_LIN 0x08 /* Changed by SAM. Linear or Multiplexed address Mode */
  390. #define BCSR3_D27 0x10 /* Dip Switch settings */
  391. #define BCSR3_D26 0x20
  392. #define BCSR3_D25 0x40
  393. #define BCSR3_D24 0x80
  394. /*
  395. * Environment setting
  396. */
  397. #define CONFIG_ETHADDR 00:10:EC:00:37:5B
  398. #define CONFIG_IPADDR 172.16.115.7
  399. #define CONFIG_SERVERIP 172.16.115.6
  400. #define CONFIG_ROOTPATH /workspace/myfilesystem/target/
  401. #define CONFIG_BOOTFILE uImage.rpxusb
  402. #define CONFIG_HOSTNAME LITE_H1_DW
  403. #endif /* __CONFIG_H */