NSCU.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC855 1 /* This is a MPC855 CPU */
  33. #define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
  34. #define CONFIG_NSCU 1
  35. #define CONFIG_SYS_TEXT_BASE 0x40000000
  36. #define CONFIG_8xx_CONS_SCC1 1 /* Console is on SMC1 */
  37. #define CONFIG_SYS_SMC_RXBUFLEN 128
  38. #define CONFIG_SYS_MAXIDLE 10
  39. #define CONFIG_66MHz 1 /* running at 66 MHz, 1:1 clock */
  40. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #define CONFIG_BOARD_TYPES 1 /* support board types */
  43. #define CONFIG_PREBOOT "echo;" \
  44. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  45. "echo"
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_EXTRA_ENV_SETTINGS \
  48. "netdev=eth0\0" \
  49. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  50. "nfsroot=${serverip}:${rootpath}\0" \
  51. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  52. "addip=setenv bootargs ${bootargs} " \
  53. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  54. ":${hostname}:${netdev}:off panic=1\0" \
  55. "flash_nfs=run nfsargs addip;" \
  56. "bootm ${kernel_addr}\0" \
  57. "flash_self=run ramargs addip;" \
  58. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  59. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  60. "rootpath=/opt/eldk/ppc_8xx\0" \
  61. "hostname=NSCU\0" \
  62. "bootfile=${hostname}/uImage\0" \
  63. "kernel_addr=40080000\0" \
  64. "ramdisk_addr=40180000\0" \
  65. "u-boot=${hostname}/u-image.bin\0" \
  66. "load=tftp 200000 ${u-boot}\0" \
  67. "update=prot off 40000000 +${filesize};" \
  68. "era 40000000 +${filesize};" \
  69. "cp.b 200000 40000000 ${filesize};" \
  70. "sete filesize;save\0" \
  71. ""
  72. #define CONFIG_BOOTCOMMAND "run flash_self"
  73. #define CONFIG_MISC_INIT_R 1
  74. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  75. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  76. #undef CONFIG_WATCHDOG /* watchdog disabled */
  77. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  78. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  79. /*
  80. * BOOTP options
  81. */
  82. #define CONFIG_BOOTP_SUBNETMASK
  83. #define CONFIG_BOOTP_GATEWAY
  84. #define CONFIG_BOOTP_HOSTNAME
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_BOOTFILESIZE
  87. #define CONFIG_MAC_PARTITION
  88. #define CONFIG_DOS_PARTITION
  89. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  90. #define CONFIG_ISP1362_USB /* ISP1362 USB OTG controller */
  91. /*
  92. * Command line configuration.
  93. */
  94. #include <config_cmd_default.h>
  95. #define CONFIG_CMD_ASKENV
  96. #define CONFIG_CMD_DATE
  97. #define CONFIG_CMD_DHCP
  98. #define CONFIG_CMD_ELF
  99. #define CONFIG_CMD_IDE
  100. #define CONFIG_CMD_NFS
  101. #define CONFIG_CMD_SNTP
  102. #define CONFIG_NETCONSOLE
  103. /*
  104. * Miscellaneous configurable options
  105. */
  106. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  107. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  108. #define CONFIG_CMDLINE_EDITING 1 /* add command line history
  109. */
  110. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  111. #ifdef CONFIG_SYS_HUSH_PARSER
  112. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  113. #endif
  114. #if defined(CONFIG_CMD_KGDB)
  115. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  116. #else
  117. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  118. #endif
  119. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  120. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  121. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  122. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  123. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  124. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  125. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  126. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  127. /*
  128. * Low Level Configuration Settings
  129. * (address mappings, register initial values, etc.)
  130. * You should know what you are doing if you make changes here.
  131. */
  132. /*-----------------------------------------------------------------------
  133. * Internal Memory Mapped Register
  134. */
  135. #define CONFIG_SYS_IMMR 0xFFF00000
  136. /*-----------------------------------------------------------------------
  137. * Definitions for initial stack pointer and data area (in DPRAM)
  138. */
  139. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  140. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  141. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  142. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  143. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  144. /*-----------------------------------------------------------------------
  145. * Start addresses for the final memory configuration
  146. * (Set up by the startup code)
  147. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  148. */
  149. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  150. #define CONFIG_SYS_FLASH_BASE 0x40000000
  151. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  152. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  153. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  154. /*
  155. * For booting Linux, the board info and command line data
  156. * have to be in the first 8 MB of memory, since this is
  157. * the maximum mapped by the Linux kernel during initialization.
  158. */
  159. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  160. /*-----------------------------------------------------------------------
  161. * FLASH organization
  162. */
  163. /* use CFI flash driver */
  164. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  165. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  166. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
  167. #define CONFIG_SYS_FLASH_EMPTY_INFO
  168. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  169. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  170. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  171. #define CONFIG_ENV_IS_IN_FLASH 1
  172. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  173. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  174. /* Address and size of Redundant Environment Sector */
  175. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
  176. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  177. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  178. /*-----------------------------------------------------------------------
  179. * Hardware Information Block
  180. */
  181. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  182. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  183. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  184. /*-----------------------------------------------------------------------
  185. * Cache Configuration
  186. */
  187. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  188. #if defined(CONFIG_CMD_KGDB)
  189. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  190. #endif
  191. /*-----------------------------------------------------------------------
  192. * SYPCR - System Protection Control 11-9
  193. * SYPCR can only be written once after reset!
  194. *-----------------------------------------------------------------------
  195. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  196. */
  197. #if defined(CONFIG_WATCHDOG)
  198. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  199. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  200. #else
  201. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  202. #endif
  203. /*-----------------------------------------------------------------------
  204. * SIUMCR - SIU Module Configuration 11-6
  205. *-----------------------------------------------------------------------
  206. * PCMCIA config., multi-function pin tri-state
  207. */
  208. #ifndef CONFIG_CAN_DRIVER
  209. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  210. #else /* we must activate GPL5 in the SIUMCR for CAN */
  211. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  212. #endif /* CONFIG_CAN_DRIVER */
  213. /*-----------------------------------------------------------------------
  214. * TBSCR - Time Base Status and Control 11-26
  215. *-----------------------------------------------------------------------
  216. * Clear Reference Interrupt Status, Timebase freezing enabled
  217. */
  218. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  219. /*-----------------------------------------------------------------------
  220. * RTCSC - Real-Time Clock Status and Control Register 11-27
  221. *-----------------------------------------------------------------------
  222. */
  223. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  224. /*-----------------------------------------------------------------------
  225. * PISCR - Periodic Interrupt Status and Control 11-31
  226. *-----------------------------------------------------------------------
  227. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  228. */
  229. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  230. /*-----------------------------------------------------------------------
  231. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  232. *-----------------------------------------------------------------------
  233. * Reset PLL lock status sticky bit, timer expired status bit and timer
  234. * interrupt status bit
  235. */
  236. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  237. /*-----------------------------------------------------------------------
  238. * SCCR - System Clock and reset Control Register 15-27
  239. *-----------------------------------------------------------------------
  240. * Set clock output, timebase and RTC source and divider,
  241. * power management and some other internal clocks
  242. */
  243. #define SCCR_MASK SCCR_EBDF11
  244. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  245. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  246. SCCR_DFALCD00)
  247. /*-----------------------------------------------------------------------
  248. * PCMCIA stuff
  249. *-----------------------------------------------------------------------
  250. *
  251. */
  252. /* NSCU use both slots, SLOT_A as "primary". */
  253. #define CONFIG_PCMCIA_SLOT_A 1
  254. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  255. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  256. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  257. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  258. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  259. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  260. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  261. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  262. #define PCMCIA_MEM_WIN_NO 8 /* override default 4 in pcmcia.h */
  263. #define PCMCIA_SOCKETS_NO 2 /* we have two sockets */
  264. #undef NSCU_OE_INV /* PCMCIA_GCRX_CXOE was inverted on early boards */
  265. /*-----------------------------------------------------------------------
  266. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  267. *-----------------------------------------------------------------------
  268. */
  269. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  270. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  271. #undef CONFIG_IDE_LED /* LED for ide not supported */
  272. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  273. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE buses */
  274. #define CONFIG_SYS_IDE_MAXDEVICE 4 /* max. 2 drives per IDE bus */
  275. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  276. #define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE) /* starts @ 4th window */
  277. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  278. /* Offset for data I/O */
  279. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  280. /* Offset for normal register accesses */
  281. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  282. /* Offset for alternate registers */
  283. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  284. /*-----------------------------------------------------------------------
  285. *
  286. *-----------------------------------------------------------------------
  287. *
  288. */
  289. #define CONFIG_SYS_DER 0
  290. /*
  291. * Init Memory Controller:
  292. *
  293. * BR0/1 and OR0/1 (FLASH)
  294. */
  295. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  296. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  297. /* used to re-map FLASH both when starting from SRAM or FLASH:
  298. * restrict access enough to keep SRAM working (if any)
  299. * but not too much to meddle with FLASH accesses
  300. */
  301. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  302. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  303. /*
  304. * FLASH timing:
  305. */
  306. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  307. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  308. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  309. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  310. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  311. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  312. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  313. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  314. /*
  315. * BR2/3 and OR2/3 (SDRAM)
  316. *
  317. */
  318. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  319. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  320. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  321. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  322. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  323. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  324. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  325. #ifndef CONFIG_CAN_DRIVER
  326. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  327. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  328. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  329. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  330. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  331. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  332. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  333. BR_PS_8 | BR_MS_UPMB | BR_V )
  334. #endif /* CONFIG_CAN_DRIVER */
  335. #ifdef CONFIG_ISP1362_USB
  336. #define CONFIG_SYS_ISP1362_BASE 0xD0000000 /* ISP1362 mapped at 0xD0000000 */
  337. #define CONFIG_SYS_ISP1362_OR_AM 0xFFFF8000 /* 32 kB address mask */
  338. #define CONFIG_SYS_OR5_ISP1362 (CONFIG_SYS_ISP1362_OR_AM | OR_CSNT_SAM | \
  339. OR_ACS_DIV2 | OR_BI | OR_SCY_5_CLK)
  340. #define CONFIG_SYS_BR5_ISP1362 ((CONFIG_SYS_ISP1362_BASE & BR_BA_MSK) | \
  341. BR_PS_16 | BR_MS_GPCM | BR_V )
  342. #endif /* CONFIG_ISP1362_USB */
  343. /*
  344. * Memory Periodic Timer Prescaler
  345. *
  346. * The Divider for PTA (refresh timer) configuration is based on an
  347. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  348. * the number of chip selects (NCS) and the actually needed refresh
  349. * rate is done by setting MPTPR.
  350. *
  351. * PTA is calculated from
  352. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  353. *
  354. * gclk CPU clock (not bus clock!)
  355. * Trefresh Refresh cycle * 4 (four word bursts used)
  356. *
  357. * 4096 Rows from SDRAM example configuration
  358. * 1000 factor s -> ms
  359. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  360. * 4 Number of refresh cycles per period
  361. * 64 Refresh cycle in ms per number of rows
  362. * --------------------------------------------
  363. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  364. *
  365. * 50 MHz => 50.000.000 / Divider = 98
  366. * 66 Mhz => 66.000.000 / Divider = 129
  367. * 80 Mhz => 80.000.000 / Divider = 156
  368. */
  369. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  370. #define CONFIG_SYS_MAMR_PTA 98
  371. /*
  372. * For 16 MBit, refresh rates could be 31.3 us
  373. * (= 64 ms / 2K = 125 / quad bursts).
  374. * For a simpler initialization, 15.6 us is used instead.
  375. *
  376. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  377. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  378. */
  379. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  380. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  381. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  382. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  383. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  384. /*
  385. * MAMR settings for SDRAM
  386. */
  387. /* 8 column SDRAM */
  388. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  389. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  390. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  391. /* 9 column SDRAM */
  392. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  393. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  394. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  395. #undef CONFIG_SCC1_ENET
  396. #define CONFIG_FEC_ENET
  397. /* pass open firmware flat tree */
  398. #define CONFIG_OF_LIBFDT 1
  399. #define CONFIG_OF_BOARD_SETUP 1
  400. #define CONFIG_HWCONFIG 1
  401. #endif /* __CONFIG_H */