MPC8323ERDB.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published
  6. * by the Free Software Foundation.
  7. */
  8. #ifndef __CONFIG_H
  9. #define __CONFIG_H
  10. /*
  11. * High Level Configuration Options
  12. */
  13. #define CONFIG_E300 1 /* E300 family */
  14. #define CONFIG_QE 1 /* Has QE */
  15. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  16. #define CONFIG_MPC832x 1 /* MPC832x CPU specific */
  17. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  18. #define CONFIG_PCI 1
  19. /*
  20. * System Clock Setup
  21. */
  22. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  23. #ifndef CONFIG_SYS_CLK_FREQ
  24. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  25. #endif
  26. /*
  27. * Hardware Reset Configuration Word
  28. */
  29. #define CONFIG_SYS_HRCW_LOW (\
  30. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  31. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  32. HRCWL_VCO_1X2 |\
  33. HRCWL_CSB_TO_CLKIN_2X1 |\
  34. HRCWL_CORE_TO_CSB_2_5X1 |\
  35. HRCWL_CE_PLL_VCO_DIV_2 |\
  36. HRCWL_CE_PLL_DIV_1X1 |\
  37. HRCWL_CE_TO_PLL_1X3)
  38. #define CONFIG_SYS_HRCW_HIGH (\
  39. HRCWH_PCI_HOST |\
  40. HRCWH_PCI1_ARBITER_ENABLE |\
  41. HRCWH_CORE_ENABLE |\
  42. HRCWH_FROM_0X00000100 |\
  43. HRCWH_BOOTSEQ_DISABLE |\
  44. HRCWH_SW_WATCHDOG_DISABLE |\
  45. HRCWH_ROM_LOC_LOCAL_16BIT |\
  46. HRCWH_BIG_ENDIAN |\
  47. HRCWH_LALE_NORMAL)
  48. /*
  49. * System IO Config
  50. */
  51. #define CONFIG_SYS_SICRL 0x00000000
  52. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  53. /*
  54. * IMMR new address
  55. */
  56. #define CONFIG_SYS_IMMR 0xE0000000
  57. /*
  58. * System performance
  59. */
  60. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  61. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  62. #define CONFIG_SYS_SPCR_OPT 1 /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
  63. /*
  64. * DDR Setup
  65. */
  66. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  67. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  68. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  69. #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */
  70. #undef CONFIG_SPD_EEPROM
  71. #if defined(CONFIG_SPD_EEPROM)
  72. /* Determine DDR configuration from I2C interface
  73. */
  74. #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
  75. #else
  76. /* Manually set up DDR parameters
  77. */
  78. #define CONFIG_SYS_DDR_SIZE 64 /* MB */
  79. #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
  80. | CSCONFIG_ODT_WR_ACS \
  81. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9 )
  82. /* 0x80010101 */
  83. #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  84. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  85. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  86. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  87. | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  88. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  89. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  90. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  91. /* 0x00220802 */
  92. #define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
  93. | ( 6 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  94. | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
  95. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  96. | ( 3 << TIMING_CFG1_REFREC_SHIFT ) \
  97. | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
  98. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  99. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  100. /* 0x26253222 */
  101. #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  102. | (31 << TIMING_CFG2_CPO_SHIFT ) \
  103. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  104. | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  105. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  106. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  107. | ( 7 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  108. /* 0x1f9048c7 */
  109. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  110. #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  111. /* 0x02000000 */
  112. #define CONFIG_SYS_DDR_MODE ( ( 0x4448 << SDRAM_MODE_ESD_SHIFT ) \
  113. | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
  114. /* 0x44480232 */
  115. #define CONFIG_SYS_DDR_MODE2 0x8000c000
  116. #define CONFIG_SYS_DDR_INTERVAL ( ( 800 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  117. | ( 100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  118. /* 0x03200064 */
  119. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
  120. #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
  121. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  122. | SDRAM_CFG_32_BE )
  123. /* 0x43080000 */
  124. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  125. #endif
  126. /*
  127. * Memory test
  128. */
  129. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  130. #define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
  131. #define CONFIG_SYS_MEMTEST_END 0x03f00000
  132. /*
  133. * The reserved memory
  134. */
  135. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  136. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  137. #define CONFIG_SYS_RAMBOOT
  138. #else
  139. #undef CONFIG_SYS_RAMBOOT
  140. #endif
  141. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  142. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  143. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  144. /*
  145. * Initial RAM Base Address Setup
  146. */
  147. #define CONFIG_SYS_INIT_RAM_LOCK 1
  148. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  149. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
  150. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  151. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  152. /*
  153. * Local Bus Configuration & Clock Setup
  154. */
  155. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  156. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  157. #define CONFIG_SYS_LBC_LBCR 0x00000000
  158. /*
  159. * FLASH on the Local Bus
  160. */
  161. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  162. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  163. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  164. #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
  165. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  166. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  167. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  168. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
  169. (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
  170. BR_V) /* valid */
  171. #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
  172. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  173. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  174. #undef CONFIG_SYS_FLASH_CHECKSUM
  175. /*
  176. * SDRAM on the Local Bus
  177. */
  178. #undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */
  179. #ifdef CONFIG_SYS_LB_SDRAM
  180. #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
  181. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  182. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
  183. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
  184. /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
  185. /*
  186. * Base Register 2 and Option Register 2 configure SDRAM.
  187. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  188. *
  189. * For BR2, need:
  190. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  191. * port size = 32-bits = BR2[19:20] = 11
  192. * no parity checking = BR2[21:22] = 00
  193. * SDRAM for MSEL = BR2[24:26] = 011
  194. * Valid = BR[31] = 1
  195. *
  196. * 0 4 8 12 16 20 24 28
  197. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  198. *
  199. * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  200. * the top 17 bits of BR2.
  201. */
  202. #define CONFIG_SYS_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */
  203. /*
  204. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  205. *
  206. * For OR2, need:
  207. * 64MB mask for AM, OR2[0:7] = 1111 1100
  208. * XAM, OR2[17:18] = 11
  209. * 9 columns OR2[19-21] = 010
  210. * 13 rows OR2[23-25] = 100
  211. * EAD set for extra time OR[31] = 1
  212. *
  213. * 0 4 8 12 16 20 24 28
  214. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  215. */
  216. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  217. #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  218. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  219. #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
  220. #endif
  221. /*
  222. * Windows to access PIB via local bus
  223. */
  224. #define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */
  225. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
  226. /*
  227. * Serial Port
  228. */
  229. #define CONFIG_CONS_INDEX 1
  230. #define CONFIG_SYS_NS16550
  231. #define CONFIG_SYS_NS16550_SERIAL
  232. #define CONFIG_SYS_NS16550_REG_SIZE 1
  233. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  234. #define CONFIG_SYS_BAUDRATE_TABLE \
  235. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  236. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  237. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  238. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  239. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  240. /* Use the HUSH parser */
  241. #define CONFIG_SYS_HUSH_PARSER
  242. #ifdef CONFIG_SYS_HUSH_PARSER
  243. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  244. #endif
  245. /* pass open firmware flat tree */
  246. #define CONFIG_OF_LIBFDT 1
  247. #define CONFIG_OF_BOARD_SETUP 1
  248. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  249. /* I2C */
  250. #define CONFIG_HARD_I2C /* I2C with hardware support */
  251. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  252. #define CONFIG_FSL_I2C
  253. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  254. #define CONFIG_SYS_I2C_SLAVE 0x7F
  255. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  256. #define CONFIG_SYS_I2C_OFFSET 0x3000
  257. /*
  258. * Config on-board EEPROM
  259. */
  260. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  261. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  262. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  263. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  264. /*
  265. * General PCI
  266. * Addresses are mapped 1-1.
  267. */
  268. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  269. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  270. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  271. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  272. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  273. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  274. #define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
  275. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  276. #define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
  277. #ifdef CONFIG_PCI
  278. #define CONFIG_PCI_SKIP_HOST_BRIDGE
  279. #define CONFIG_NET_MULTI
  280. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  281. #undef CONFIG_EEPRO100
  282. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  283. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  284. #endif /* CONFIG_PCI */
  285. #ifndef CONFIG_NET_MULTI
  286. #define CONFIG_NET_MULTI 1
  287. #endif
  288. /*
  289. * QE UEC ethernet configuration
  290. */
  291. #define CONFIG_UEC_ETH
  292. #define CONFIG_ETHPRIME "UEC0"
  293. #define CONFIG_UEC_ETH1 /* ETH3 */
  294. #ifdef CONFIG_UEC_ETH1
  295. #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
  296. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
  297. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
  298. #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
  299. #define CONFIG_SYS_UEC1_PHY_ADDR 4
  300. #define CONFIG_SYS_UEC1_INTERFACE_TYPE MII
  301. #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
  302. #endif
  303. #define CONFIG_UEC_ETH2 /* ETH4 */
  304. #ifdef CONFIG_UEC_ETH2
  305. #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
  306. #define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
  307. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
  308. #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
  309. #define CONFIG_SYS_UEC2_PHY_ADDR 0
  310. #define CONFIG_SYS_UEC2_INTERFACE_TYPE MII
  311. #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
  312. #endif
  313. /*
  314. * Environment
  315. */
  316. #ifndef CONFIG_SYS_RAMBOOT
  317. #define CONFIG_ENV_IS_IN_FLASH 1
  318. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  319. #define CONFIG_ENV_SECT_SIZE 0x20000
  320. #define CONFIG_ENV_SIZE 0x2000
  321. #else
  322. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  323. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  324. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  325. #define CONFIG_ENV_SIZE 0x2000
  326. #endif
  327. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  328. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  329. /*
  330. * BOOTP options
  331. */
  332. #define CONFIG_BOOTP_BOOTFILESIZE
  333. #define CONFIG_BOOTP_BOOTPATH
  334. #define CONFIG_BOOTP_GATEWAY
  335. #define CONFIG_BOOTP_HOSTNAME
  336. /*
  337. * Command line configuration.
  338. */
  339. #include <config_cmd_default.h>
  340. #define CONFIG_CMD_PING
  341. #define CONFIG_CMD_I2C
  342. #define CONFIG_CMD_EEPROM
  343. #define CONFIG_CMD_ASKENV
  344. #if defined(CONFIG_PCI)
  345. #define CONFIG_CMD_PCI
  346. #endif
  347. #if defined(CONFIG_SYS_RAMBOOT)
  348. #undef CONFIG_CMD_SAVEENV
  349. #undef CONFIG_CMD_LOADS
  350. #endif
  351. #undef CONFIG_WATCHDOG /* watchdog disabled */
  352. /*
  353. * Miscellaneous configurable options
  354. */
  355. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  356. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  357. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  358. #if (CONFIG_CMD_KGDB)
  359. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  360. #else
  361. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  362. #endif
  363. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  364. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  365. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  366. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  367. /*
  368. * For booting Linux, the board info and command line data
  369. * have to be in the first 256 MB of memory, since this is
  370. * the maximum mapped by the Linux kernel during initialization.
  371. */
  372. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  373. /*
  374. * Core HID Setup
  375. */
  376. #define CONFIG_SYS_HID0_INIT 0x000000000
  377. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  378. HID0_ENABLE_INSTRUCTION_CACHE)
  379. #define CONFIG_SYS_HID2 HID2_HBE
  380. /*
  381. * MMU Setup
  382. */
  383. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  384. /* DDR: cache cacheable */
  385. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  386. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  387. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  388. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  389. /* IMMRBAR & PCI IO: cache-inhibit and guarded */
  390. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  391. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  392. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
  393. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  394. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  395. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  396. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  397. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  398. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
  399. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  400. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  401. #define CONFIG_SYS_IBAT3L (0)
  402. #define CONFIG_SYS_IBAT3U (0)
  403. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  404. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  405. /* Stack in dcache: cacheable, no memory coherence */
  406. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
  407. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  408. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  409. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  410. #ifdef CONFIG_PCI
  411. /* PCI MEM space: cacheable */
  412. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  413. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  414. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  415. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  416. /* PCI MMIO space: cache-inhibit and guarded */
  417. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \
  418. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  419. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  420. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  421. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  422. #else
  423. #define CONFIG_SYS_IBAT5L (0)
  424. #define CONFIG_SYS_IBAT5U (0)
  425. #define CONFIG_SYS_IBAT6L (0)
  426. #define CONFIG_SYS_IBAT6U (0)
  427. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  428. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  429. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  430. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  431. #endif
  432. /* Nothing in BAT7 */
  433. #define CONFIG_SYS_IBAT7L (0)
  434. #define CONFIG_SYS_IBAT7U (0)
  435. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  436. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  437. #if (CONFIG_CMD_KGDB)
  438. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  439. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  440. #endif
  441. /*
  442. * Environment Configuration
  443. */
  444. #define CONFIG_ENV_OVERWRITE
  445. #define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
  446. #define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
  447. /* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
  448. #define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00 /* MAC address offset in I2C EEPROM */
  449. #define CONFIG_NETDEV eth1
  450. #define CONFIG_HOSTNAME mpc8323erdb
  451. #define CONFIG_ROOTPATH /nfsroot
  452. #define CONFIG_RAMDISKFILE rootfs.ext2.gz.uboot
  453. #define CONFIG_BOOTFILE uImage
  454. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  455. #define CONFIG_FDTFILE mpc832x_rdb.dtb
  456. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  457. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  458. #define CONFIG_BAUDRATE 115200
  459. #define XMK_STR(x) #x
  460. #define MK_STR(x) XMK_STR(x)
  461. #define CONFIG_EXTRA_ENV_SETTINGS \
  462. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  463. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  464. "tftpflash=tftp $loadaddr $uboot;" \
  465. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  466. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  467. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  468. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  469. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  470. "fdtaddr=780000\0" \
  471. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
  472. "ramdiskaddr=1000000\0" \
  473. "ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0" \
  474. "console=ttyS0\0" \
  475. "setbootargs=setenv bootargs " \
  476. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  477. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  478. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  479. "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
  480. #define CONFIG_NFSBOOTCOMMAND \
  481. "setenv rootdev /dev/nfs;" \
  482. "run setbootargs;" \
  483. "run setipargs;" \
  484. "tftp $loadaddr $bootfile;" \
  485. "tftp $fdtaddr $fdtfile;" \
  486. "bootm $loadaddr - $fdtaddr"
  487. #define CONFIG_RAMBOOTCOMMAND \
  488. "setenv rootdev /dev/ram;" \
  489. "run setbootargs;" \
  490. "tftp $ramdiskaddr $ramdiskfile;" \
  491. "tftp $loadaddr $bootfile;" \
  492. "tftp $fdtaddr $fdtfile;" \
  493. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  494. #undef MK_STR
  495. #undef XMK_STR
  496. #endif /* __CONFIG_H */