MPC8315ERDB.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664
  1. /*
  2. * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #ifdef CONFIG_NAND
  27. #define CONFIG_NAND_U_BOOT 1
  28. #define CONFIG_SYS_TEXT_BASE 0x00100000
  29. #endif
  30. #ifndef CONFIG_SYS_TEXT_BASE
  31. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  32. #endif
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_E300 1 /* E300 family */
  37. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  38. #define CONFIG_MPC831x 1 /* MPC831x CPU family */
  39. #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
  40. #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
  41. /*
  42. * System Clock Setup
  43. */
  44. #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
  45. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  46. /*
  47. * Hardware Reset Configuration Word
  48. * if CLKIN is 66.66MHz, then
  49. * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
  50. */
  51. #define CONFIG_SYS_HRCW_LOW (\
  52. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  53. HRCWL_DDR_TO_SCB_CLK_2X1 |\
  54. HRCWL_SVCOD_DIV_2 |\
  55. HRCWL_CSB_TO_CLKIN_2X1 |\
  56. HRCWL_CORE_TO_CSB_3X1)
  57. #define CONFIG_SYS_HRCW_HIGH_BASE (\
  58. HRCWH_PCI_HOST |\
  59. HRCWH_PCI1_ARBITER_ENABLE |\
  60. HRCWH_CORE_ENABLE |\
  61. HRCWH_BOOTSEQ_DISABLE |\
  62. HRCWH_SW_WATCHDOG_DISABLE |\
  63. HRCWH_TSEC1M_IN_RGMII |\
  64. HRCWH_TSEC2M_IN_RGMII |\
  65. HRCWH_BIG_ENDIAN |\
  66. HRCWH_LALE_NORMAL)
  67. #ifdef CONFIG_NAND_SPL
  68. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  69. HRCWH_FROM_0XFFF00100 |\
  70. HRCWH_ROM_LOC_NAND_SP_8BIT |\
  71. HRCWH_RL_EXT_NAND)
  72. #else
  73. #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
  74. HRCWH_FROM_0X00000100 |\
  75. HRCWH_ROM_LOC_LOCAL_16BIT |\
  76. HRCWH_RL_EXT_LEGACY)
  77. #endif
  78. /*
  79. * System IO Config
  80. */
  81. #define CONFIG_SYS_SICRH 0x00000000
  82. #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
  83. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  84. #define CONFIG_HWCONFIG
  85. /*
  86. * IMMR new address
  87. */
  88. #define CONFIG_SYS_IMMR 0xE0000000
  89. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  90. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  91. #endif
  92. /*
  93. * Arbiter Setup
  94. */
  95. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  96. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  97. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
  98. /*
  99. * DDR Setup
  100. */
  101. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  102. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  103. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  104. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  105. #define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \
  106. | DDRCDR_PZ_LOZ \
  107. | DDRCDR_NZ_LOZ \
  108. | DDRCDR_ODT \
  109. | DDRCDR_Q_DRN )
  110. /* 0x7b880001 */
  111. /*
  112. * Manually set up DDR parameters
  113. * consist of two chips HY5PS12621BFP-C4 from HYNIX
  114. */
  115. #define CONFIG_SYS_DDR_SIZE 128 /* MB */
  116. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
  117. #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
  118. | 0x00010000 /* ODT_WR to CSn */ \
  119. | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
  120. /* 0x80010102 */
  121. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  122. #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  123. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  124. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  125. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  126. | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  127. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  128. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  129. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  130. /* 0x00220802 */
  131. #define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
  132. | ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  133. | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
  134. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  135. | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \
  136. | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
  137. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  138. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  139. /* 0x27256222 */
  140. #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  141. | ( 4 << TIMING_CFG2_CPO_SHIFT ) \
  142. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  143. | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  144. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  145. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  146. | ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  147. /* 0x121048c5 */
  148. #define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  149. | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  150. /* 0x03600100 */
  151. #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \
  152. | SDRAM_CFG_SDRAM_TYPE_DDR2 \
  153. | SDRAM_CFG_32_BE )
  154. /* 0x43080000 */
  155. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
  156. #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
  157. | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
  158. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  159. #define CONFIG_SYS_DDR_MODE2 0x00000000
  160. /*
  161. * Memory test
  162. */
  163. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  164. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  165. #define CONFIG_SYS_MEMTEST_END 0x00140000
  166. /*
  167. * The reserved memory
  168. */
  169. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  170. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  171. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  172. /*
  173. * Initial RAM Base Address Setup
  174. */
  175. #define CONFIG_SYS_INIT_RAM_LOCK 1
  176. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  177. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
  178. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  179. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  180. /*
  181. * Local Bus Configuration & Clock Setup
  182. */
  183. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  184. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  185. #define CONFIG_SYS_LBC_LBCR 0x00040000
  186. #define CONFIG_FSL_ELBC 1
  187. /*
  188. * FLASH on the Local Bus
  189. */
  190. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  191. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  192. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  193. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  194. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
  195. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  196. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  197. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */
  198. #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
  199. | (2 << BR_PS_SHIFT) /* 16 bit port size */ \
  200. | BR_V ) /* valid */
  201. #define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
  202. | OR_UPM_XAM \
  203. | OR_GPCM_CSNT \
  204. | OR_GPCM_ACS_DIV2 \
  205. | OR_GPCM_XACS \
  206. | OR_GPCM_SCY_15 \
  207. | OR_GPCM_TRLX \
  208. | OR_GPCM_EHTR \
  209. | OR_GPCM_EAD )
  210. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  211. #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */
  212. #undef CONFIG_SYS_FLASH_CHECKSUM
  213. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  214. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  215. /*
  216. * NAND Flash on the Local Bus
  217. */
  218. #ifdef CONFIG_NAND_SPL
  219. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  220. #else
  221. #define CONFIG_SYS_NAND_BASE 0xE0600000
  222. #endif
  223. #define CONFIG_MTD_DEVICE
  224. #define CONFIG_MTD_PARTITION
  225. #define CONFIG_CMD_MTDPARTS
  226. #define MTDIDS_DEFAULT "nand0=e0600000.flash"
  227. #define MTDPARTS_DEFAULT \
  228. "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
  229. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  230. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  231. #define CONFIG_CMD_NAND 1
  232. #define CONFIG_NAND_FSL_ELBC 1
  233. #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
  234. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  235. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  236. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  237. #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
  238. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  239. #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
  240. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  241. | BR_PS_8 /* Port Size = 8 bit */ \
  242. | BR_MS_FCM /* MSEL = FCM */ \
  243. | BR_V ) /* valid */
  244. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \
  245. | OR_FCM_CSCT \
  246. | OR_FCM_CST \
  247. | OR_FCM_CHT \
  248. | OR_FCM_SCY_1 \
  249. | OR_FCM_TRLX \
  250. | OR_FCM_EHTR )
  251. /* 0xFFFF8396 */
  252. #ifdef CONFIG_NAND_U_BOOT
  253. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  254. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  255. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  256. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  257. #else
  258. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
  259. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
  260. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  261. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  262. #endif
  263. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
  264. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
  265. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
  266. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
  267. #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
  268. !defined(CONFIG_NAND_SPL)
  269. #define CONFIG_SYS_RAMBOOT
  270. #else
  271. #undef CONFIG_SYS_RAMBOOT
  272. #endif
  273. /*
  274. * Serial Port
  275. */
  276. #define CONFIG_CONS_INDEX 1
  277. #define CONFIG_SYS_NS16550
  278. #define CONFIG_SYS_NS16550_SERIAL
  279. #define CONFIG_SYS_NS16550_REG_SIZE 1
  280. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
  281. #define CONFIG_SYS_BAUDRATE_TABLE \
  282. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  283. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  284. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  285. /* Use the HUSH parser */
  286. #define CONFIG_SYS_HUSH_PARSER
  287. #ifdef CONFIG_SYS_HUSH_PARSER
  288. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  289. #endif
  290. /* Pass open firmware flat tree */
  291. #define CONFIG_OF_LIBFDT 1
  292. #define CONFIG_OF_BOARD_SETUP 1
  293. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  294. /* I2C */
  295. #define CONFIG_HARD_I2C /* I2C with hardware support */
  296. #define CONFIG_FSL_I2C
  297. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  298. #define CONFIG_SYS_I2C_SLAVE 0x7F
  299. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  300. #define CONFIG_SYS_I2C_OFFSET 0x3000
  301. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  302. /*
  303. * Board info - revision and where boot from
  304. */
  305. #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
  306. /*
  307. * Config on-board RTC
  308. */
  309. #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
  310. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  311. /*
  312. * General PCI
  313. * Addresses are mapped 1-1.
  314. */
  315. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  316. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  317. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  318. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  319. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  320. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  321. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  322. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  323. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  324. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  325. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  326. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  327. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  328. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
  329. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
  330. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  331. #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
  332. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
  333. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  334. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
  335. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  336. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  337. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
  338. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
  339. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  340. #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
  341. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
  342. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  343. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
  344. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  345. #define CONFIG_PCI
  346. #define CONFIG_PCIE
  347. #define CONFIG_NET_MULTI
  348. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  349. #define CONFIG_EEPRO100
  350. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  351. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  352. #ifndef CONFIG_NET_MULTI
  353. #define CONFIG_NET_MULTI 1
  354. #endif
  355. #define CONFIG_HAS_FSL_DR_USB
  356. #define CONFIG_SYS_SCCR_USBDRCM 3
  357. #define CONFIG_CMD_USB
  358. #define CONFIG_USB_STORAGE
  359. #define CONFIG_USB_EHCI
  360. #define CONFIG_USB_EHCI_FSL
  361. #define CONFIG_USB_PHY_TYPE "utmi"
  362. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  363. /*
  364. * TSEC
  365. */
  366. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  367. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  368. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  369. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  370. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  371. /*
  372. * TSEC ethernet configuration
  373. */
  374. #define CONFIG_MII 1 /* MII PHY management */
  375. #define CONFIG_TSEC1 1
  376. #define CONFIG_TSEC1_NAME "eTSEC0"
  377. #define CONFIG_TSEC2 1
  378. #define CONFIG_TSEC2_NAME "eTSEC1"
  379. #define TSEC1_PHY_ADDR 0
  380. #define TSEC2_PHY_ADDR 1
  381. #define TSEC1_PHYIDX 0
  382. #define TSEC2_PHYIDX 0
  383. #define TSEC1_FLAGS TSEC_GIGABIT
  384. #define TSEC2_FLAGS TSEC_GIGABIT
  385. /* Options are: eTSEC[0-1] */
  386. #define CONFIG_ETHPRIME "eTSEC1"
  387. /*
  388. * SATA
  389. */
  390. #define CONFIG_LIBATA
  391. #define CONFIG_FSL_SATA
  392. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  393. #define CONFIG_SATA1
  394. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  395. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  396. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  397. #define CONFIG_SATA2
  398. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  399. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  400. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  401. #ifdef CONFIG_FSL_SATA
  402. #define CONFIG_LBA48
  403. #define CONFIG_CMD_SATA
  404. #define CONFIG_DOS_PARTITION
  405. #define CONFIG_CMD_EXT2
  406. #endif
  407. /*
  408. * Environment
  409. */
  410. #if defined(CONFIG_NAND_U_BOOT)
  411. #define CONFIG_ENV_IS_IN_NAND 1
  412. #define CONFIG_ENV_OFFSET (512 * 1024)
  413. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  414. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  415. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  416. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  417. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
  418. CONFIG_ENV_RANGE)
  419. #elif !defined(CONFIG_SYS_RAMBOOT)
  420. #define CONFIG_ENV_IS_IN_FLASH 1
  421. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  422. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  423. #define CONFIG_ENV_SIZE 0x2000
  424. #else
  425. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  426. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  427. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  428. #define CONFIG_ENV_SIZE 0x2000
  429. #endif
  430. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  431. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  432. /*
  433. * BOOTP options
  434. */
  435. #define CONFIG_BOOTP_BOOTFILESIZE
  436. #define CONFIG_BOOTP_BOOTPATH
  437. #define CONFIG_BOOTP_GATEWAY
  438. #define CONFIG_BOOTP_HOSTNAME
  439. /*
  440. * Command line configuration.
  441. */
  442. #include <config_cmd_default.h>
  443. #define CONFIG_CMD_PING
  444. #define CONFIG_CMD_I2C
  445. #define CONFIG_CMD_MII
  446. #define CONFIG_CMD_DATE
  447. #define CONFIG_CMD_PCI
  448. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
  449. #undef CONFIG_CMD_SAVEENV
  450. #undef CONFIG_CMD_LOADS
  451. #endif
  452. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  453. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  454. #undef CONFIG_WATCHDOG /* watchdog disabled */
  455. /*
  456. * Miscellaneous configurable options
  457. */
  458. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  459. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  460. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  461. #if defined(CONFIG_CMD_KGDB)
  462. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  463. #else
  464. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  465. #endif
  466. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  467. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  468. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  469. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  470. /*
  471. * For booting Linux, the board info and command line data
  472. * have to be in the first 256 MB of memory, since this is
  473. * the maximum mapped by the Linux kernel during initialization.
  474. */
  475. #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
  476. /*
  477. * Core HID Setup
  478. */
  479. #define CONFIG_SYS_HID0_INIT 0x000000000
  480. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  481. HID0_ENABLE_INSTRUCTION_CACHE | \
  482. HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
  483. #define CONFIG_SYS_HID2 HID2_HBE
  484. /*
  485. * MMU Setup
  486. */
  487. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  488. /* DDR: cache cacheable */
  489. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  490. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
  491. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  492. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  493. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  494. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  495. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  496. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
  497. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  498. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  499. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  500. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  501. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | \
  502. BATU_VS | BATU_VP)
  503. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
  504. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  505. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  506. /* Stack in dcache: cacheable, no memory coherence */
  507. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
  508. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  509. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  510. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  511. /* PCI MEM space: cacheable */
  512. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  513. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  514. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  515. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  516. /* PCI MMIO space: cache-inhibit and guarded */
  517. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
  518. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  519. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  520. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  521. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  522. #define CONFIG_SYS_IBAT6L 0
  523. #define CONFIG_SYS_IBAT6U 0
  524. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  525. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  526. #define CONFIG_SYS_IBAT7L 0
  527. #define CONFIG_SYS_IBAT7U 0
  528. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  529. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  530. #if defined(CONFIG_CMD_KGDB)
  531. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  532. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  533. #endif
  534. /*
  535. * Environment Configuration
  536. */
  537. #define CONFIG_ENV_OVERWRITE
  538. #if defined(CONFIG_TSEC_ENET)
  539. #define CONFIG_HAS_ETH0
  540. #define CONFIG_HAS_ETH1
  541. #endif
  542. #define CONFIG_BAUDRATE 115200
  543. #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
  544. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  545. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  546. #define CONFIG_EXTRA_ENV_SETTINGS \
  547. "netdev=eth0\0" \
  548. "consoledev=ttyS0\0" \
  549. "ramdiskaddr=1000000\0" \
  550. "ramdiskfile=ramfs.83xx\0" \
  551. "fdtaddr=780000\0" \
  552. "fdtfile=mpc8315erdb.dtb\0" \
  553. "usb_phy_type=utmi\0" \
  554. ""
  555. #define CONFIG_NFSBOOTCOMMAND \
  556. "setenv bootargs root=/dev/nfs rw " \
  557. "nfsroot=$serverip:$rootpath " \
  558. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  559. "console=$consoledev,$baudrate $othbootargs;" \
  560. "tftp $loadaddr $bootfile;" \
  561. "tftp $fdtaddr $fdtfile;" \
  562. "bootm $loadaddr - $fdtaddr"
  563. #define CONFIG_RAMBOOTCOMMAND \
  564. "setenv bootargs root=/dev/ram rw " \
  565. "console=$consoledev,$baudrate $othbootargs;" \
  566. "tftp $ramdiskaddr $ramdiskfile;" \
  567. "tftp $loadaddr $bootfile;" \
  568. "tftp $fdtaddr $fdtfile;" \
  569. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  570. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  571. #endif /* __CONFIG_H */