MOUSSE.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2001
  6. * James F. Dougherty (jfd@cs.stanford.edu)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. *
  28. * Configuration settings for the MOUSSE board.
  29. * See also: http://www.vooha.com/
  30. *
  31. */
  32. /* ------------------------------------------------------------------------- */
  33. /*
  34. * board/config.h - configuration options, board specific
  35. */
  36. #ifndef __CONFIG_H
  37. #define __CONFIG_H
  38. /*
  39. * High Level Configuration Options
  40. * (easy to change)
  41. */
  42. #define CONFIG_MPC824X 1
  43. #define CONFIG_MPC8240 1
  44. #define CONFIG_MOUSSE 1
  45. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  46. #define CONFIG_SYS_ADDR_MAP_B 1
  47. #define CONFIG_CONS_INDEX 1
  48. #define CONFIG_BAUDRATE 9600
  49. #if 1
  50. #define CONFIG_BOOTCOMMAND "tftp 100000 vmlinux.img;bootm" /* autoboot command */
  51. #else
  52. #define CONFIG_BOOTCOMMAND "bootm ffe10000"
  53. #endif
  54. #define CONFIG_BOOTARGS "console=ttyS0 root=/dev/nfs rw nfsroot=209.128.93.133:/boot nfsaddrs=209.128.93.133:209.128.93.138"
  55. #define CONFIG_BOOTDELAY 3
  56. /*
  57. * BOOTP options
  58. */
  59. #define CONFIG_BOOTP_BOOTFILESIZE
  60. #define CONFIG_BOOTP_BOOTPATH
  61. #define CONFIG_BOOTP_GATEWAY
  62. #define CONFIG_BOOTP_HOSTNAME
  63. /*
  64. * Command line configuration.
  65. */
  66. #include <config_cmd_default.h>
  67. #define CONFIG_CMD_ASKENV
  68. #define CONFIG_CMD_DATE
  69. #define CONFIG_ENV_OVERWRITE 1
  70. #define CONFIG_ETH_ADDR "00:10:18:10:00:06"
  71. #define CONFIG_DOS_PARTITION 1 /* MSDOS bootable partitiion support */
  72. #include "../board/mousse/mousse.h"
  73. /*
  74. * Miscellaneous configurable options
  75. */
  76. #undef CONFIG_SYS_LONGHELP /* undef to save memory */
  77. #define CONFIG_SYS_PROMPT "=>" /* Monitor Command Prompt */
  78. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  79. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  80. #define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
  81. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  82. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
  83. /*-----------------------------------------------------------------------
  84. * Start addresses for the final memory configuration
  85. * (Set up by the startup code)
  86. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  87. */
  88. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  89. #ifdef DEBUG
  90. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_SDRAM_BASE
  91. #else
  92. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  93. #endif
  94. #ifdef DEBUG
  95. #define CONFIG_SYS_MONITOR_LEN (4 << 20) /* lots of mem ... */
  96. #else
  97. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* 512K PLCC bootrom */
  98. #endif
  99. #define CONFIG_SYS_MALLOC_LEN (2*(4096 << 10)) /* 2*4096kB for malloc() */
  100. #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
  101. #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  102. #define CONFIG_SYS_EUMB_ADDR 0xFC000000
  103. #define CONFIG_SYS_ISA_MEM 0xFD000000
  104. #define CONFIG_SYS_ISA_IO 0xFE000000
  105. #define CONFIG_SYS_FLASH_BASE 0xFFF00000
  106. #define CONFIG_SYS_FLASH_SIZE ((uint)(512 * 1024))
  107. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  108. #define FLASH_BASE0_PRELIM 0xFFF00000 /* 512K PLCC FLASH/AM29F040*/
  109. #define FLASH_BASE0_SIZE 0x80000 /* 512K */
  110. #define FLASH_BASE1_PRELIM 0xFFE10000 /* AMD 29LV160DB
  111. 1MB - 64K FLASH0 SEG =960K
  112. (size=0xf0000)*/
  113. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  114. /*
  115. * NS16550 Configuration
  116. */
  117. #define CONFIG_SYS_NS16550
  118. #define CONFIG_SYS_NS16550_SERIAL
  119. #define CONFIG_SYS_NS16550_REG_SIZE 1
  120. #define CONFIG_SYS_NS16550_CLK 18432000
  121. #define CONFIG_SYS_NS16550_COM1 0xFFE08080
  122. /*-----------------------------------------------------------------------
  123. * Definitions for initial stack pointer and data area (in DPRAM)
  124. */
  125. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MONITOR_LEN
  126. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  127. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  128. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  129. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  130. /*
  131. * Low Level Configuration Settings
  132. * (address mappings, register initial values, etc.)
  133. * You should know what you are doing if you make changes here.
  134. * For the detail description refer to the MPC8240 user's manual.
  135. */
  136. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  137. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 2
  138. #define CONFIG_SYS_HZ 1000
  139. #define CONFIG_SYS_ETH_DEV_FN 0x00
  140. #define CONFIG_SYS_ETH_IOBASE 0x00104000
  141. /* Bit-field values for MCCR1.
  142. */
  143. #define CONFIG_SYS_ROMNAL 8
  144. #define CONFIG_SYS_ROMFAL 8
  145. /* Bit-field values for MCCR2.
  146. */
  147. #define CONFIG_SYS_REFINT 0xf5 /* Refresh interval */
  148. /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
  149. */
  150. #define CONFIG_SYS_BSTOPRE 0x79
  151. #ifdef INCLUDE_ECC
  152. #define USE_ECC 1
  153. #else /* INCLUDE_ECC */
  154. #define USE_ECC 0
  155. #endif /* INCLUDE_ECC */
  156. /* Bit-field values for MCCR3.
  157. */
  158. #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
  159. #define CONFIG_SYS_RDLAT (4+USE_ECC) /* Data latancy from read command */
  160. /* Bit-field values for MCCR4.
  161. */
  162. #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
  163. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  164. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
  165. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  166. #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
  167. #define CONFIG_SYS_ACTORW 2
  168. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER (1-USE_ECC)
  169. /* Memory bank settings.
  170. * Only bits 20-29 are actually used from these vales to set the
  171. * start/end addresses. The upper two bits will always be 0, and the lower
  172. * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
  173. * address. Refer to the MPC8240 book.
  174. */
  175. #define CONFIG_SYS_RAM_SIZE 0x04000000 /* 64MB */
  176. #define CONFIG_SYS_BANK0_START 0x00000000
  177. #define CONFIG_SYS_BANK0_END (CONFIG_SYS_RAM_SIZE - 1)
  178. #define CONFIG_SYS_BANK0_ENABLE 1
  179. #define CONFIG_SYS_BANK1_START 0x3ff00000
  180. #define CONFIG_SYS_BANK1_END 0x3fffffff
  181. #define CONFIG_SYS_BANK1_ENABLE 0
  182. #define CONFIG_SYS_BANK2_START 0x3ff00000
  183. #define CONFIG_SYS_BANK2_END 0x3fffffff
  184. #define CONFIG_SYS_BANK2_ENABLE 0
  185. #define CONFIG_SYS_BANK3_START 0x3ff00000
  186. #define CONFIG_SYS_BANK3_END 0x3fffffff
  187. #define CONFIG_SYS_BANK3_ENABLE 0
  188. #define CONFIG_SYS_BANK4_START 0x3ff00000
  189. #define CONFIG_SYS_BANK4_END 0x3fffffff
  190. #define CONFIG_SYS_BANK4_ENABLE 0
  191. #define CONFIG_SYS_BANK5_START 0x3ff00000
  192. #define CONFIG_SYS_BANK5_END 0x3fffffff
  193. #define CONFIG_SYS_BANK5_ENABLE 0
  194. #define CONFIG_SYS_BANK6_START 0x3ff00000
  195. #define CONFIG_SYS_BANK6_END 0x3fffffff
  196. #define CONFIG_SYS_BANK6_ENABLE 0
  197. #define CONFIG_SYS_BANK7_START 0x3ff00000
  198. #define CONFIG_SYS_BANK7_END 0x3fffffff
  199. #define CONFIG_SYS_BANK7_ENABLE 0
  200. #define CONFIG_SYS_ODCR 0x7f
  201. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory
  202. see 8240 book for details*/
  203. #define PCI_MEM_SPACE1_START 0x80000000
  204. #define PCI_MEM_SPACE2_START 0xfd000000
  205. /* IBAT/DBAT Configuration */
  206. /* Ram: 64MB, starts at address-0, r/w instruction/data */
  207. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
  208. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  209. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  210. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  211. /* MPLD/Port-X I/O Space : data and instruction read/write, cache-inhibit */
  212. #define CONFIG_SYS_IBAT1U (PORTX_DEV_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
  213. #if 0
  214. #define CONFIG_SYS_IBAT1L (PORTX_DEV_BASE | BATL_PP_10 | BATL_MEMCOHERENCE |\
  215. BATL_WRITETHROUGH | BATL_CACHEINHIBIT)
  216. #else
  217. #define CONFIG_SYS_IBAT1L (PORTX_DEV_BASE | BATL_PP_10 |BATL_CACHEINHIBIT)
  218. #endif
  219. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  220. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  221. /* PCI Memory region 1: 0x8XXX_XXXX PCI Mem space: EUMBAR, etc - 16MB */
  222. #define CONFIG_SYS_IBAT2U (PCI_MEM_SPACE1_START|BATU_BL_16M | BATU_VS | BATU_VP)
  223. #define CONFIG_SYS_IBAT2L (PCI_MEM_SPACE1_START|BATL_PP_10 | BATL_GUARDEDSTORAGE|BATL_CACHEINHIBIT)
  224. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  225. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  226. /* PCI Memory region 2: PCI Devices in 0xFD space */
  227. #define CONFIG_SYS_IBAT3U (PCI_MEM_SPACE2_START|BATU_BL_16M | BATU_VS | BATU_VP)
  228. #define CONFIG_SYS_IBAT3L (PCI_MEM_SPACE2_START|BATL_PP_10 | BATL_GUARDEDSTORAGE | BATL_CACHEINHIBIT)
  229. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  230. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  231. /*
  232. * For booting Linux, the board info and command line data
  233. * have to be in the first 8 MB of memory, since this is
  234. * the maximum mapped by the Linux kernel during initialization.
  235. */
  236. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  237. /*-----------------------------------------------------------------------
  238. * FLASH organization
  239. */
  240. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* Max number of flash banks */
  241. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors in one bank */
  242. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  243. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  244. #if 0
  245. #define CONFIG_ENV_IS_IN_FLASH 1
  246. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of the Environment Sector */
  247. #define CONFIG_ENV_SIZE 0x4000 /* Size of the Environment Sector */
  248. #else
  249. #define CONFIG_ENV_IS_IN_NVRAM 1
  250. #define CONFIG_ENV_ADDR NV_OFF_U_BOOT_ADDR /* PortX NVM Free addr*/
  251. #define CONFIG_ENV_OFFSET CONFIG_ENV_ADDR
  252. #define CONFIG_ENV_SIZE NV_U_BOOT_ENV_SIZE /* 2K */
  253. #endif
  254. /*-----------------------------------------------------------------------
  255. * Cache Configuration
  256. */
  257. #define CONFIG_SYS_CACHELINE_SIZE 16
  258. /* Localizations */
  259. #if 0
  260. #define CONFIG_ETHADDR 0:0:0:0:1:d
  261. #define CONFIG_IPADDR 172.16.40.113
  262. #define CONFIG_SERVERIP 172.16.40.111
  263. #else
  264. #define CONFIG_ETHADDR 0:0:0:0:1:d
  265. #define CONFIG_IPADDR 209.128.93.138
  266. #define CONFIG_SERVERIP 209.128.93.133
  267. #endif
  268. /*-----------------------------------------------------------------------
  269. * PCI stuff
  270. *-----------------------------------------------------------------------
  271. */
  272. #define CONFIG_PCI /* include pci support */
  273. #undef CONFIG_PCI_PNP
  274. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  275. #define CONFIG_TULIP
  276. #endif /* __CONFIG_H */