LANTEC.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * (C) Copyright 2001
  5. * Torsten Stevens, FHG IMS, stevens@ims.fhg.de
  6. * Bruno Achauer, Exet AG, bruno@exet-ag.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. * [derived from config_TQM850L.h]
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  37. #define CONFIG_LANTEC 2 /* ...on a Lantec rev.2 board */
  38. #define CONFIG_SYS_TEXT_BASE 0x40000000
  39. /*
  40. * Port assignments (CONFIG_LANTEC == 1):
  41. * - SMC1: J11 (MDB) ?
  42. * - SMC2: J6 (Feature connector)
  43. * - SCC2: J9 (RJ45)
  44. * - SCC3: J8 (Sub-D9)
  45. *
  46. * Port assignments (CONFIG_LANTEC == 2): TBD
  47. */
  48. #undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
  49. #define CONFIG_8xx_CONS_SCC3
  50. #undef CONFIG_8xx_CONS_NONE
  51. #define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
  52. #if 0
  53. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  54. #else
  55. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  56. #endif
  57. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  58. #undef CONFIG_BOOTARGS
  59. #define CONFIG_BOOTCOMMAND \
  60. "setenv bootargs root=/dev/ram panic=5;bootm 40040000 400A0000"
  61. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  62. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  65. /*
  66. * BOOTP options
  67. */
  68. #define CONFIG_BOOTP_SUBNETMASK
  69. #define CONFIG_BOOTP_GATEWAY
  70. #define CONFIG_BOOTP_HOSTNAME
  71. #define CONFIG_BOOTP_BOOTPATH
  72. #define CONFIG_BOOTP_BOOTFILESIZE
  73. /*
  74. * Command line configuration.
  75. */
  76. #include <config_cmd_default.h>
  77. #define CONFIG_CMD_ASKENV
  78. #define CONFIG_CMD_CACHE
  79. #define CONFIG_CMD_CDP
  80. #define CONFIG_CMD_DATE
  81. #define CONFIG_CMD_DHCP
  82. #define CONFIG_CMD_DIAG
  83. #define CONFIG_CMD_FAT
  84. #define CONFIG_CMD_IMMAP
  85. #define CONFIG_CMD_PING
  86. #define CONFIG_CMD_PORTIO
  87. #define CONFIG_CMD_REGINFO
  88. #define CONFIG_CMD_SAVES
  89. #define CONFIG_CMD_SDRAM
  90. #define CONFIG_CMD_SNTP
  91. #undef CONFIG_CMD_XIMG
  92. #if !(CONFIG_LANTEC >= 2)
  93. #undef CONFIG_CMD_DATE
  94. #undef CONFIG_CMD_NET
  95. #endif
  96. #if CONFIG_LANTEC >= 2
  97. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  98. #endif
  99. /*
  100. * Miscellaneous configurable options
  101. */
  102. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  103. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  104. #if defined(CONFIG_CMD_KGDB)
  105. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  106. #else
  107. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  108. #endif
  109. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  110. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  111. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  112. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  113. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  114. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  115. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  116. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  117. /*
  118. * Low Level Configuration Settings
  119. * (address mappings, register initial values, etc.)
  120. * You should know what you are doing if you make changes here.
  121. */
  122. /*-----------------------------------------------------------------------
  123. * Internal Memory Mapped Register
  124. */
  125. #define CONFIG_SYS_IMMR 0xFFF00000
  126. /*-----------------------------------------------------------------------
  127. * Definitions for initial stack pointer and data area (in DPRAM)
  128. */
  129. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  130. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  131. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  132. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  133. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  134. /*-----------------------------------------------------------------------
  135. * Start addresses for the final memory configuration
  136. * (Set up by the startup code)
  137. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  138. */
  139. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  140. #define CONFIG_SYS_FLASH_BASE 0x40000000
  141. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  142. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  143. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  144. /*
  145. * For booting Linux, the board info and command line data
  146. * have to be in the first 8 MB of memory, since this is
  147. * the maximum mapped by the Linux kernel during initialization.
  148. */
  149. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  150. /*-----------------------------------------------------------------------
  151. * FLASH organization
  152. */
  153. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  154. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  155. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  156. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  157. #define CONFIG_ENV_IS_IN_FLASH 1
  158. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  159. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  160. /*-----------------------------------------------------------------------
  161. * Cache Configuration
  162. */
  163. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  164. #if defined(CONFIG_CMD_KGDB)
  165. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  166. #endif
  167. /*-----------------------------------------------------------------------
  168. * SYPCR - System Protection Control 11-9
  169. * SYPCR can only be written once after reset!
  170. *-----------------------------------------------------------------------
  171. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  172. */
  173. #if defined(CONFIG_WATCHDOG)
  174. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  175. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  176. #else
  177. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  178. #endif
  179. /*-----------------------------------------------------------------------
  180. * SIUMCR - SIU Module Configuration 11-6
  181. *-----------------------------------------------------------------------
  182. * PCMCIA config., multi-function pin tri-state
  183. */
  184. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_DLK)
  185. /*-----------------------------------------------------------------------
  186. * Clock Setting - Has the Lantec board a 32kHz clock ??? [XXX]
  187. *-----------------------------------------------------------------------
  188. */
  189. #define CONFIG_8xx_GCLK_FREQ 33000000
  190. /*-----------------------------------------------------------------------
  191. * TBSCR - Time Base Status and Control 11-26
  192. *-----------------------------------------------------------------------
  193. * Clear Reference Interrupt Status, Timebase freezing enabled
  194. */
  195. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  196. /*-----------------------------------------------------------------------
  197. * RTCSC - Real-Time Clock Status and Control Register 11-27
  198. *-----------------------------------------------------------------------
  199. */
  200. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  201. /*-----------------------------------------------------------------------
  202. * PISCR - Periodic Interrupt Status and Control 11-31
  203. *-----------------------------------------------------------------------
  204. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  205. */
  206. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  207. /*-----------------------------------------------------------------------
  208. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  209. *-----------------------------------------------------------------------
  210. * Reset PLL lock status sticky bit, timer expired status bit and timer
  211. * interrupt status bit
  212. *
  213. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  214. */
  215. /* up to 50 MHz we use a 1:1 clock */
  216. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  217. /*-----------------------------------------------------------------------
  218. * SCCR - System Clock and reset Control Register 15-27
  219. *-----------------------------------------------------------------------
  220. * Set clock output, timebase and RTC source and divider,
  221. * power management and some other internal clocks
  222. */
  223. #define SCCR_MASK SCCR_EBDF11
  224. /* up to 50 MHz we use a 1:1 clock */
  225. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  226. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  227. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  228. SCCR_DFALCD00)
  229. /*-----------------------------------------------------------------------
  230. *
  231. *-----------------------------------------------------------------------
  232. *
  233. */
  234. #define CONFIG_SYS_DER 0
  235. /*
  236. * Init Memory Controller:
  237. *
  238. * BR0/5 and OR0/5 (FLASH)
  239. */
  240. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  241. #define FLASH_BASE5_PRELIM 0x60000000 /* FLASH bank #1 */
  242. /* used to re-map FLASH both when starting from SRAM or FLASH:
  243. * restrict access enough to keep SRAM working (if any)
  244. * but not too much to meddle with FLASH accesses
  245. */
  246. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  247. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  248. /* FLASH timing */
  249. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \
  250. OR_SCY_5_CLK | OR_TRLX)
  251. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  252. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  253. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  254. #define CONFIG_SYS_OR5_REMAP CONFIG_SYS_OR0_REMAP
  255. #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_OR0_PRELIM
  256. #define CONFIG_SYS_BR5_PRELIM ((FLASH_BASE5_PRELIM & BR_BA_MSK) | BR_V )
  257. /*
  258. * BR2/3 and OR2/3 (SDRAM)
  259. *
  260. */
  261. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
  262. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  263. /* SDRAM timing: Multiplexed addresses */
  264. #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM)
  265. #define CONFIG_SYS_OR3_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  266. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  267. /*
  268. * Memory Periodic Timer Prescaler
  269. */
  270. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  271. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  272. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  273. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  274. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  275. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  276. /*
  277. * MAMR settings for SDRAM
  278. */
  279. /* periodic timer for refresh */
  280. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  281. /* 8 column SDRAM */
  282. #define CONFIG_SYS_MAMR_8COL \
  283. ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  284. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  285. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  286. /*
  287. * JFFS2 partitions
  288. *
  289. */
  290. /* No command line, one static partition, whole device */
  291. #undef CONFIG_CMD_MTDPARTS
  292. #define CONFIG_JFFS2_DEV "nor0"
  293. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  294. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  295. /* mtdparts command line support */
  296. /*
  297. #define CONFIG_CMD_MTDPARTS
  298. #define MTDIDS_DEFAULT ""
  299. #define MTDPARTS_DEFAULT ""
  300. */
  301. #endif /* __CONFIG_H */