FADS850SAR.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * 1999-nov-26: The FADS is using the following physical memorymap:
  11. *
  12. * ff020000 -> ff02ffff : pcmcia
  13. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxrom
  14. * ff000000 -> ff00ffff : IMAP internal in the cpu
  15. * fe000000 -> ffnnnnnn : flash connected to CS0, setup by 8xxrom
  16. * 00000000 -> nnnnnnnn : sdram/dram setup by 8xxrom
  17. */
  18. /* ------------------------------------------------------------------------- */
  19. /*
  20. * board/config.h - configuration options, board specific
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * High Level Configuration Options
  26. * (easy to change)
  27. */
  28. #define CONFIG_MPC850 1
  29. #define CONFIG_MPC850SAR 1
  30. #define CONFIG_FADS 1
  31. #define CONFIG_SYS_TEXT_BASE 0xFE000000
  32. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  33. #undef CONFIG_8xx_CONS_SMC2
  34. #undef CONFIG_8xx_CONS_NONE
  35. #define CONFIG_BAUDRATE 9600
  36. #if 0
  37. #define MPC8XX_FACT 10 /* Multiply by 10 */
  38. #define MPC8XX_XIN 50000000 /* 50 MHz in */
  39. #else
  40. #define MPC8XX_FACT 12 /* Multiply by 12 */
  41. #define MPC8XX_XIN 4000000 /* 4 MHz in */
  42. #endif
  43. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  44. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  45. #if 1
  46. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  47. #else
  48. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  49. #endif
  50. #define CONFIG_BOOTCOMMAND "bootm 02880000" /* autoboot command */
  51. #define CONFIG_BOOTARGS " "
  52. #undef CONFIG_WATCHDOG /* watchdog disabled */
  53. /*
  54. * BOOTP options
  55. */
  56. #define CONFIG_BOOTP_BOOTFILESIZE
  57. #define CONFIG_BOOTP_BOOTPATH
  58. #define CONFIG_BOOTP_GATEWAY
  59. #define CONFIG_BOOTP_HOSTNAME
  60. /*
  61. * Command line configuration.
  62. */
  63. #include <config_cmd_default.h>
  64. /*
  65. * Miscellaneous configurable options
  66. */
  67. #undef CONFIG_SYS_LONGHELP /* undef to save memory */
  68. #define CONFIG_SYS_PROMPT ":>" /* Monitor Command Prompt */
  69. #if defined(CONFIG_CMD_KGDB)
  70. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  71. #else
  72. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  73. #endif
  74. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  75. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  76. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  77. #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
  78. #define CONFIG_SYS_MEMTEST_END 0x00800000 /* 0 ... 8 MB in DRAM */
  79. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  80. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  81. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  82. /*
  83. * Low Level Configuration Settings
  84. * (address mappings, register initial values, etc.)
  85. * You should know what you are doing if you make changes here.
  86. */
  87. /*-----------------------------------------------------------------------
  88. * Internal Memory Mapped Register
  89. */
  90. #define CONFIG_SYS_IMMR 0xFF000000
  91. #define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
  92. /*-----------------------------------------------------------------------
  93. * Definitions for initial stack pointer and data area (in DPRAM)
  94. */
  95. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  96. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  97. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  98. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  99. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  100. /*-----------------------------------------------------------------------
  101. * Start addresses for the final memory configuration
  102. * (Set up by the startup code)
  103. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  104. * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
  105. */
  106. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  107. #define CONFIG_SYS_SDRAM_SIZE (4<<20) /* standard FADS has 4M */
  108. #define CONFIG_SYS_FLASH_BASE 0x02800000
  109. #define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  110. #if 0
  111. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 128 kB for Monitor */
  112. #else
  113. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  114. #endif
  115. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  116. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  117. /*
  118. * For booting Linux, the board info and command line data
  119. * have to be in the first 8 MB of memory, since this is
  120. * the maximum mapped by the Linux kernel during initialization.
  121. */
  122. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  123. /*-----------------------------------------------------------------------
  124. * FLASH organization
  125. */
  126. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  127. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  128. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  129. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  130. #define CONFIG_ENV_IS_IN_FLASH 1
  131. #define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
  132. #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  133. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  134. /*-----------------------------------------------------------------------
  135. * Cache Configuration
  136. */
  137. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  138. #if defined(CONFIG_CMD_KGDB)
  139. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  140. #endif
  141. /*-----------------------------------------------------------------------
  142. * SYPCR - System Protection Control 11-9
  143. * SYPCR can only be written once after reset!
  144. *-----------------------------------------------------------------------
  145. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  146. */
  147. #if defined(CONFIG_WATCHDOG)
  148. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  149. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  150. #else
  151. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  152. #endif
  153. /*-----------------------------------------------------------------------
  154. * SIUMCR - SIU Module Configuration 11-6
  155. *-----------------------------------------------------------------------
  156. * PCMCIA config., multi-function pin tri-state
  157. */
  158. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  159. /*-----------------------------------------------------------------------
  160. * TBSCR - Time Base Status and Control 11-26
  161. *-----------------------------------------------------------------------
  162. * Clear Reference Interrupt Status, Timebase freezing enabled
  163. */
  164. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  165. /*-----------------------------------------------------------------------
  166. * PISCR - Periodic Interrupt Status and Control 11-31
  167. *-----------------------------------------------------------------------
  168. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  169. */
  170. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  171. /*-----------------------------------------------------------------------
  172. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  173. *-----------------------------------------------------------------------
  174. * Reset PLL lock status sticky bit, timer expired status bit and timer *
  175. * interrupt status bit - leave PLL multiplication factor unchanged !
  176. */
  177. #define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << 20) | \
  178. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  179. /*-----------------------------------------------------------------------
  180. * SCCR - System Clock and reset Control Register 15-27
  181. *-----------------------------------------------------------------------
  182. * Set clock output, timebase and RTC source and divider,
  183. * power management and some other internal clocks
  184. */
  185. #define SCCR_MASK SCCR_EBDF11
  186. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  187. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  188. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  189. SCCR_DFALCD00)
  190. /*-----------------------------------------------------------------------
  191. *
  192. *-----------------------------------------------------------------------
  193. *
  194. */
  195. #define CONFIG_SYS_DER 0
  196. /* Because of the way the 860 starts up and assigns CS0 the
  197. * entire address space, we have to set the memory controller
  198. * differently. Normally, you write the option register
  199. * first, and then enable the chip select by writing the
  200. * base register. For CS0, you must write the base register
  201. * first, followed by the option register.
  202. */
  203. /*
  204. * Init Memory Controller:
  205. *
  206. * BR0/1 and OR0/1 (FLASH)
  207. */
  208. /* the other CS:s are determined by looking at parameters in BCSRx */
  209. #define BCSR_ADDR ((uint) 0x02100000)
  210. #define BCSR_SIZE ((uint)(64 * 1024))
  211. #define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
  212. #define FLASH_BASE1_PRELIM 0x00000000 /* FLASH bank #1 */
  213. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  214. #define CONFIG_SYS_PRELIM_OR_AM 0xFFE00000 /* OR addr mask */
  215. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  216. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  217. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  218. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
  219. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  220. /* BCSRx - Board Control and Status Registers */
  221. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  222. #define CONFIG_SYS_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
  223. #define CONFIG_SYS_BR1_PRELIM ((BCSR_ADDR) | BR_V )
  224. /*
  225. * Memory Periodic Timer Prescaler
  226. */
  227. /* periodic timer for refresh */
  228. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  229. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  230. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  231. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  232. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  233. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  234. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  235. /*
  236. * MAMR settings for SDRAM
  237. */
  238. /* 8 column SDRAM */
  239. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  240. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  241. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  242. /* 9 column SDRAM */
  243. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  244. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  245. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  246. #define CONFIG_SYS_MAMR 0x13a01114
  247. /* values according to the manual */
  248. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  249. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  250. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  251. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  252. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  253. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  254. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  255. /* FADS bitvalues by Helmut Buchsbaum
  256. * see MPC8xxADS User's Manual for a proper description
  257. * of the following structures
  258. */
  259. #define BCSR0_ERB ((uint)0x80000000)
  260. #define BCSR0_IP ((uint)0x40000000)
  261. #define BCSR0_BDIS ((uint)0x10000000)
  262. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  263. #define BCSR0_ISB_MASK ((uint)0x01800000)
  264. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  265. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  266. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  267. #define BCSR1_FLASH_EN ((uint)0x80000000)
  268. #define BCSR1_DRAM_EN ((uint)0x40000000)
  269. #define BCSR1_ETHEN ((uint)0x20000000)
  270. #define BCSR1_IRDEN ((uint)0x10000000)
  271. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  272. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  273. #define BCSR1_BCSR_EN ((uint)0x02000000)
  274. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  275. #define BCSR1_PCCEN ((uint)0x00800000)
  276. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  277. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  278. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  279. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  280. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  281. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  282. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  283. #define BCSR2_FLASH_PD_SHIFT 28
  284. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  285. #define BCSR2_DRAM_PD_SHIFT 23
  286. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  287. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  288. #define BCSR3_DBID_MASK ((ushort)0x3800)
  289. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  290. #define BCSR3_BREVNR0 ((ushort)0x0080)
  291. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  292. #define BCSR3_BREVN1 ((ushort)0x0008)
  293. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  294. #define BCSR4_ETHLOOP ((uint)0x80000000)
  295. #define BCSR4_TFPLDL ((uint)0x40000000)
  296. #define BCSR4_TPSQEL ((uint)0x20000000)
  297. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  298. #ifdef CONFIG_MPC823
  299. #define BCSR4_USB_EN ((uint)0x08000000)
  300. #endif /* CONFIG_MPC823 */
  301. #ifdef CONFIG_MPC860SAR
  302. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  303. #endif /* CONFIG_MPC860SAR */
  304. #ifdef CONFIG_MPC860T
  305. #define BCSR4_FETH_EN ((uint)0x08000000)
  306. #endif /* CONFIG_MPC860T */
  307. #ifdef CONFIG_MPC823
  308. #define BCSR4_USB_SPEED ((uint)0x04000000)
  309. #endif /* CONFIG_MPC823 */
  310. #ifdef CONFIG_MPC860T
  311. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  312. #endif /* CONFIG_MPC860T */
  313. #ifdef CONFIG_MPC823
  314. #define BCSR4_VCCO ((uint)0x02000000)
  315. #endif /* CONFIG_MPC823 */
  316. #ifdef CONFIG_MPC860T
  317. #define BCSR4_FETHFDE ((uint)0x02000000)
  318. #endif /* CONFIG_MPC860T */
  319. #ifdef CONFIG_MPC823
  320. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  321. #endif /* CONFIG_MPC823 */
  322. #ifdef CONFIG_MPC823
  323. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  324. #endif /* CONFIG_MPC823 */
  325. #ifdef CONFIG_MPC860T
  326. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  327. #endif /* CONFIG_MPC860T */
  328. #ifdef CONFIG_MPC823
  329. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  330. #endif /* CONFIG_MPC823 */
  331. #ifdef CONFIG_MPC860T
  332. #define BCSR4_FETHRST ((uint)0x00200000)
  333. #endif /* CONFIG_MPC860T */
  334. #define BCSR4_MODEM_EN ((uint)0x00100000)
  335. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  336. #define CONFIG_DRAM_50MHZ 1
  337. #define CONFIG_SDRAM_50MHZ
  338. /* We don't use the 8259.
  339. */
  340. #define NR_8259_INTS 0
  341. #define CONFIG_DISK_SPINUP_TIME 1000000
  342. /* PCMCIA configuration */
  343. #define PCMCIA_MAX_SLOTS 2
  344. #ifdef CONFIG_MPC860
  345. #define PCMCIA_SLOT_A 1
  346. #endif
  347. #define CONFIG_SYS_DAUGHTERBOARD
  348. #endif /* __CONFIG_H */