CRAYL1.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * David Updegraff, Cray, Inc. dave@cray.com: our 405 is walnut-lite..
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #define CONFIG_CRAYL1
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  35. #define CONFIG_4xx 1 /* ...member of PPC405 family */
  36. /*
  37. * Note: I make an "image" from U-Boot itself, which prefixes 0x40
  38. * bytes of header info, hence start address is thus shifted.
  39. */
  40. #define CONFIG_SYS_TEXT_BASE 0xFFFD0040
  41. #define CONFIG_SYS_CLK_FREQ 25000000
  42. #define CONFIG_BAUDRATE 9600
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #define CONFIG_PPC4xx_EMAC
  45. #define CONFIG_MII 1 /* MII PHY management */
  46. #define CONFIG_PHY_ADDR 1 /* PHY address; handling of ENET */
  47. #define CONFIG_BOARD_EARLY_INIT_F 1 /* early setup for 405gp */
  48. #define CONFIG_MISC_INIT_R 1 /* so that a misc_init_r() is called */
  49. #define CONFIG_NET_MULTI
  50. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  51. #define CONFIG_SYS_NS16550
  52. #define CONFIG_SYS_NS16550_SERIAL
  53. #define CONFIG_SYS_NS16550_REG_SIZE 1
  54. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  55. /* set PRAM to keep U-Boot out, mem= to keep linux out, and initrd_hi to
  56. * keep possible initrd ramdisk decompression out. This is in k (1024 bytes)
  57. #define CONFIG_PRAM 16
  58. */
  59. #define CONFIG_LOADADDR 0x100000 /* where TFTP images go */
  60. #undef CONFIG_BOOTARGS
  61. /* Bootcmd is overridden by the bootscript in board/cray/L1
  62. */
  63. #define CONFIG_SYS_AUTOLOAD "no"
  64. #define CONFIG_BOOTCOMMAND "dhcp"
  65. /*
  66. * ..during experiments..
  67. #define CONFIG_SERVERIP 10.0.0.1
  68. #define CONFIG_ETHADDR 00:40:a6:80:14:5
  69. */
  70. #define CONFIG_HARD_I2C 1 /* hardware support for i2c */
  71. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  72. #define CONFIG_SDRAM_BANK0 1
  73. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  74. #define CONFIG_SYS_I2C_SLAVE 0x7F
  75. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  76. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  77. #define CONFIG_IDENT_STRING "Cray L1"
  78. #define CONFIG_ENV_OVERWRITE 1
  79. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  80. #define CONFIG_SYS_HUSH_PARSER 1
  81. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  82. #define CONFIG_SOURCE 1
  83. /*
  84. * Command line configuration.
  85. */
  86. #define CONFIG_CMD_ASKENV
  87. #define CONFIG_CMD_BDI
  88. #define CONFIG_CMD_CONSOLE
  89. #define CONFIG_CMD_DATE
  90. #define CONFIG_CMD_DHCP
  91. #define CONFIG_CMD_DIAG
  92. #define CONFIG_CMD_ECHO
  93. #define CONFIG_CMD_EEPROM
  94. #define CONFIG_CMD_FLASH
  95. #define CONFIG_CMD_I2C
  96. #define CONFIG_CMD_IMI
  97. #define CONFIG_CMD_IMMAP
  98. #define CONFIG_CMD_MEMORY
  99. #define CONFIG_CMD_NET
  100. #define CONFIG_CMD_REGINFO
  101. #define CONFIG_CMD_RUN
  102. #define CONFIG_CMD_SAVEENV
  103. #define CONFIG_CMD_SETGETDCR
  104. #define CONFIG_CMD_SOURCE
  105. /*
  106. * BOOTP options
  107. */
  108. #define CONFIG_BOOTP_SUBNETMASK
  109. #define CONFIG_BOOTP_GATEWAY
  110. #define CONFIG_BOOTP_HOSTNAME
  111. #define CONFIG_BOOTP_BOOTPATH
  112. #define CONFIG_BOOTP_VENDOREX
  113. #define CONFIG_BOOTP_DNS
  114. #define CONFIG_BOOTP_BOOTFILESIZE
  115. /*
  116. * how many time to fail & restart a net-TFTP before giving up & resetting
  117. * the board hoping that a reset of net interface might help..
  118. */
  119. #define CONFIG_NET_RESET 5
  120. /*
  121. * bauds. Just to make it compile; in our case, I read the base_baud
  122. * from the DCR anyway, so its kinda-tied to the above ref. clock which in turn
  123. * drives the system clock.
  124. */
  125. #define CONFIG_SYS_BASE_BAUD 403225
  126. #define CONFIG_SYS_BAUDRATE_TABLE \
  127. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  128. /*
  129. * Miscellaneous configurable options
  130. */
  131. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  132. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  133. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  134. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  135. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  136. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* where to load what we get from TFTP */
  137. #define CONFIG_SYS_TFTP_LOADADDR CONFIG_SYS_LOAD_ADDR
  138. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  139. #define CONFIG_SYS_DRAM_TEST 1
  140. /*-----------------------------------------------------------------------
  141. * Start addresses for the final memory configuration
  142. * (Set up by the startup code)
  143. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  144. */
  145. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  146. #define CONFIG_SYS_FLASH_BASE 0xFFC00000
  147. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  148. #define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
  149. /*
  150. * For booting Linux, the board info and command line data
  151. * have to be in the first 8 MB of memory, since this is
  152. * the maximum mapped by the Linux kernel during initialization.
  153. */
  154. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  155. /*-----------------------------------------------------------------------
  156. * FLASH organization
  157. */
  158. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  159. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  160. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  161. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  162. /* BEG ENVIRONNEMENT FLASH: needs to be a whole FlashSector */
  163. #define CONFIG_ENV_OFFSET 0x3c8000
  164. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  165. #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment area */
  166. #define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  167. /* Memory tests: U-BOOT relocates itself to the top of Ram, so its at
  168. * 32meg-(128k+some_malloc_space+copy-of-ENV sector)..
  169. */
  170. #define CONFIG_SYS_SDRAM_SIZE 32 /* megs of ram */
  171. #define CONFIG_SYS_MEMTEST_START 0x2000 /* memtest works from the end of */
  172. /* the exception vector table */
  173. /* to the end of the DRAM */
  174. /* less monitor and malloc area */
  175. #define CONFIG_SYS_STACK_USAGE 0x10000 /* Reserve 64k for the stack usage */
  176. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* 128k for malloc space */
  177. #define CONFIG_SYS_MEM_END_USAGE ( CONFIG_SYS_MONITOR_LEN \
  178. + CONFIG_SYS_MALLOC_LEN \
  179. + CONFIG_ENV_SECT_SIZE \
  180. + CONFIG_SYS_STACK_USAGE )
  181. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_SIZE * 1024 * 1024 - CONFIG_SYS_MEM_END_USAGE)
  182. /* END ENVIRONNEMENT FLASH */
  183. /*
  184. * Init Memory Controller:
  185. *
  186. * BR0/1 and OR0/1 (FLASH)
  187. */
  188. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
  189. /*-----------------------------------------------------------------------
  190. * Definitions for initial stack pointer and data area (in OnChipMem )
  191. */
  192. #if 1
  193. /* On Chip Memory location */
  194. #define CONFIG_SYS_TEMP_STACK_OCM 1
  195. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  196. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  197. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  198. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  199. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  200. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  201. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  202. #else
  203. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  204. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  205. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
  206. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of On Chip SRAM */
  207. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  208. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  209. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  210. #endif
  211. /*-----------------------------------------------------------------------
  212. * Definitions for Serial Presence Detect EEPROM address
  213. */
  214. #define EEPROM_WRITE_ADDRESS 0xA0
  215. #define EEPROM_READ_ADDRESS 0xA1
  216. #endif /* __CONFIG_H */