mxc_spi.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/errno.h>
  24. #include <asm/io.h>
  25. #include <mxc_gpio.h>
  26. #ifdef CONFIG_MX27
  27. /* i.MX27 has a completely wrong register layout and register definitions in the
  28. * datasheet, the correct one is in the Freescale's Linux driver */
  29. #error "i.MX27 CSPI not supported due to drastic differences in register definisions" \
  30. "See linux mxc_spi driver from Freescale for details."
  31. #elif defined(CONFIG_MX31)
  32. #include <asm/arch/mx31.h>
  33. #define MXC_CSPIRXDATA 0x00
  34. #define MXC_CSPITXDATA 0x04
  35. #define MXC_CSPICTRL 0x08
  36. #define MXC_CSPIINT 0x0C
  37. #define MXC_CSPIDMA 0x10
  38. #define MXC_CSPISTAT 0x14
  39. #define MXC_CSPIPERIOD 0x18
  40. #define MXC_CSPITEST 0x1C
  41. #define MXC_CSPIRESET 0x00
  42. #define MXC_CSPICTRL_EN (1 << 0)
  43. #define MXC_CSPICTRL_MODE (1 << 1)
  44. #define MXC_CSPICTRL_XCH (1 << 2)
  45. #define MXC_CSPICTRL_SMC (1 << 3)
  46. #define MXC_CSPICTRL_POL (1 << 4)
  47. #define MXC_CSPICTRL_PHA (1 << 5)
  48. #define MXC_CSPICTRL_SSCTL (1 << 6)
  49. #define MXC_CSPICTRL_SSPOL (1 << 7)
  50. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
  51. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
  52. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  53. #define MXC_CSPICTRL_TC (1 << 8)
  54. #define MXC_CSPICTRL_RXOVF (1 << 6)
  55. #define MXC_CSPICTRL_MAXBITS 0x1f
  56. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  57. #define MAX_SPI_BYTES 4
  58. static unsigned long spi_bases[] = {
  59. 0x43fa4000,
  60. 0x50010000,
  61. 0x53f84000,
  62. };
  63. #elif defined(CONFIG_MX51)
  64. #include <asm/arch/imx-regs.h>
  65. #include <asm/arch/clock.h>
  66. #define MXC_CSPIRXDATA 0x00
  67. #define MXC_CSPITXDATA 0x04
  68. #define MXC_CSPICTRL 0x08
  69. #define MXC_CSPICON 0x0C
  70. #define MXC_CSPIINT 0x10
  71. #define MXC_CSPIDMA 0x14
  72. #define MXC_CSPISTAT 0x18
  73. #define MXC_CSPIPERIOD 0x1C
  74. #define MXC_CSPIRESET 0x00
  75. #define MXC_CSPICTRL_EN (1 << 0)
  76. #define MXC_CSPICTRL_MODE (1 << 1)
  77. #define MXC_CSPICTRL_XCH (1 << 2)
  78. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  79. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  80. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  81. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  82. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  83. #define MXC_CSPICTRL_MAXBITS 0xfff
  84. #define MXC_CSPICTRL_TC (1 << 7)
  85. #define MXC_CSPICTRL_RXOVF (1 << 6)
  86. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  87. #define MAX_SPI_BYTES 32
  88. /* Bit position inside CTRL register to be associated with SS */
  89. #define MXC_CSPICTRL_CHAN 18
  90. /* Bit position inside CON register to be associated with SS */
  91. #define MXC_CSPICON_POL 4
  92. #define MXC_CSPICON_PHA 0
  93. #define MXC_CSPICON_SSPOL 12
  94. static unsigned long spi_bases[] = {
  95. CSPI1_BASE_ADDR,
  96. CSPI2_BASE_ADDR,
  97. CSPI3_BASE_ADDR,
  98. };
  99. #else
  100. #error "Unsupported architecture"
  101. #endif
  102. #define OUT MXC_GPIO_DIRECTION_OUT
  103. struct mxc_spi_slave {
  104. struct spi_slave slave;
  105. unsigned long base;
  106. u32 ctrl_reg;
  107. #if defined(CONFIG_MX51)
  108. u32 cfg_reg;
  109. #endif
  110. int gpio;
  111. int ss_pol;
  112. };
  113. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  114. {
  115. return container_of(slave, struct mxc_spi_slave, slave);
  116. }
  117. static inline u32 reg_read(unsigned long addr)
  118. {
  119. return *(volatile unsigned long*)addr;
  120. }
  121. static inline void reg_write(unsigned long addr, u32 val)
  122. {
  123. *(volatile unsigned long*)addr = val;
  124. }
  125. void spi_cs_activate(struct spi_slave *slave)
  126. {
  127. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  128. if (mxcs->gpio > 0)
  129. mxc_gpio_set(mxcs->gpio, mxcs->ss_pol);
  130. }
  131. void spi_cs_deactivate(struct spi_slave *slave)
  132. {
  133. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  134. if (mxcs->gpio > 0)
  135. mxc_gpio_set(mxcs->gpio,
  136. !(mxcs->ss_pol));
  137. }
  138. #ifdef CONFIG_MX51
  139. static s32 spi_cfg(struct mxc_spi_slave *mxcs, unsigned int cs,
  140. unsigned int max_hz, unsigned int mode)
  141. {
  142. u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
  143. s32 pre_div = 0, post_div = 0, i, reg_ctrl, reg_config;
  144. u32 ss_pol = 0, sclkpol = 0, sclkpha = 0;
  145. if (max_hz == 0) {
  146. printf("Error: desired clock is 0\n");
  147. return -1;
  148. }
  149. reg_ctrl = reg_read(mxcs->base + MXC_CSPICTRL);
  150. /* Reset spi */
  151. reg_write(mxcs->base + MXC_CSPICTRL, 0);
  152. reg_write(mxcs->base + MXC_CSPICTRL, (reg_ctrl | 0x1));
  153. /*
  154. * The following computation is taken directly from Freescale's code.
  155. */
  156. if (clk_src > max_hz) {
  157. pre_div = clk_src / max_hz;
  158. if (pre_div > 16) {
  159. post_div = pre_div / 16;
  160. pre_div = 15;
  161. }
  162. if (post_div != 0) {
  163. for (i = 0; i < 16; i++) {
  164. if ((1 << i) >= post_div)
  165. break;
  166. }
  167. if (i == 16) {
  168. printf("Error: no divider for the freq: %d\n",
  169. max_hz);
  170. return -1;
  171. }
  172. post_div = i;
  173. }
  174. }
  175. debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
  176. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
  177. MXC_CSPICTRL_SELCHAN(cs);
  178. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
  179. MXC_CSPICTRL_PREDIV(pre_div);
  180. reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
  181. MXC_CSPICTRL_POSTDIV(post_div);
  182. /* always set to master mode */
  183. reg_ctrl |= 1 << (cs + 4);
  184. /* We need to disable SPI before changing registers */
  185. reg_ctrl &= ~MXC_CSPICTRL_EN;
  186. if (mode & SPI_CS_HIGH)
  187. ss_pol = 1;
  188. if (mode & SPI_CPOL)
  189. sclkpol = 1;
  190. if (mode & SPI_CPHA)
  191. sclkpha = 1;
  192. reg_config = reg_read(mxcs->base + MXC_CSPICON);
  193. /*
  194. * Configuration register setup
  195. * The MX51 has support different setup for each SS
  196. */
  197. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
  198. (ss_pol << (cs + MXC_CSPICON_SSPOL));
  199. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
  200. (sclkpol << (cs + MXC_CSPICON_POL));
  201. reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
  202. (sclkpha << (cs + MXC_CSPICON_PHA));
  203. debug("reg_ctrl = 0x%x\n", reg_ctrl);
  204. reg_write(mxcs->base + MXC_CSPICTRL, reg_ctrl);
  205. debug("reg_config = 0x%x\n", reg_config);
  206. reg_write(mxcs->base + MXC_CSPICON, reg_config);
  207. /* save config register and control register */
  208. mxcs->ctrl_reg = reg_ctrl;
  209. mxcs->cfg_reg = reg_config;
  210. /* clear interrupt reg */
  211. reg_write(mxcs->base + MXC_CSPIINT, 0);
  212. reg_write(mxcs->base + MXC_CSPISTAT,
  213. MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  214. return 0;
  215. }
  216. #endif
  217. int spi_xchg_single(struct spi_slave *slave, unsigned int bitlen,
  218. const u8 *dout, u8 *din, unsigned long flags)
  219. {
  220. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  221. int nbytes = (bitlen + 7) / 8;
  222. u32 data, cnt, i;
  223. debug("%s: bitlen %d dout 0x%x din 0x%x\n",
  224. __func__, bitlen, (u32)dout, (u32)din);
  225. mxcs->ctrl_reg = (mxcs->ctrl_reg &
  226. ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
  227. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  228. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
  229. #ifdef CONFIG_MX51
  230. reg_write(mxcs->base + MXC_CSPICON, mxcs->cfg_reg);
  231. #endif
  232. /* Clear interrupt register */
  233. reg_write(mxcs->base + MXC_CSPISTAT,
  234. MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  235. /*
  236. * The SPI controller works only with words,
  237. * check if less than a word is sent.
  238. * Access to the FIFO is only 32 bit
  239. */
  240. if (bitlen % 32) {
  241. data = 0;
  242. cnt = (bitlen % 32) / 8;
  243. if (dout) {
  244. for (i = 0; i < cnt; i++) {
  245. data = (data << 8) | (*dout++ & 0xFF);
  246. }
  247. }
  248. debug("Sending SPI 0x%x\n", data);
  249. reg_write(mxcs->base + MXC_CSPITXDATA, data);
  250. nbytes -= cnt;
  251. }
  252. data = 0;
  253. while (nbytes > 0) {
  254. data = 0;
  255. if (dout) {
  256. /* Buffer is not 32-bit aligned */
  257. if ((unsigned long)dout & 0x03) {
  258. data = 0;
  259. for (i = 0; i < 4; i++, data <<= 8) {
  260. data = (data << 8) | (*dout++ & 0xFF);
  261. }
  262. } else {
  263. data = *(u32 *)dout;
  264. data = cpu_to_be32(data);
  265. }
  266. dout += 4;
  267. }
  268. debug("Sending SPI 0x%x\n", data);
  269. reg_write(mxcs->base + MXC_CSPITXDATA, data);
  270. nbytes -= 4;
  271. }
  272. /* FIFO is written, now starts the transfer setting the XCH bit */
  273. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg |
  274. MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
  275. /* Wait until the TC (Transfer completed) bit is set */
  276. while ((reg_read(mxcs->base + MXC_CSPISTAT) & MXC_CSPICTRL_TC) == 0)
  277. ;
  278. /* Transfer completed, clear any pending request */
  279. reg_write(mxcs->base + MXC_CSPISTAT,
  280. MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
  281. nbytes = (bitlen + 7) / 8;
  282. cnt = nbytes % 32;
  283. if (bitlen % 32) {
  284. data = reg_read(mxcs->base + MXC_CSPIRXDATA);
  285. cnt = (bitlen % 32) / 8;
  286. debug("SPI Rx unaligned: 0x%x\n", data);
  287. if (din) {
  288. for (i = 0; i < cnt; i++, data >>= 8) {
  289. *din++ = data & 0xFF;
  290. }
  291. }
  292. nbytes -= cnt;
  293. }
  294. while (nbytes > 0) {
  295. u32 tmp;
  296. tmp = reg_read(mxcs->base + MXC_CSPIRXDATA);
  297. data = cpu_to_be32(tmp);
  298. debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
  299. cnt = min(nbytes, sizeof(data));
  300. if (din) {
  301. memcpy(din, &data, cnt);
  302. din += cnt;
  303. }
  304. nbytes -= cnt;
  305. }
  306. return 0;
  307. }
  308. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  309. void *din, unsigned long flags)
  310. {
  311. int n_bytes = (bitlen + 7) / 8;
  312. int n_bits;
  313. int ret;
  314. u32 blk_size;
  315. u8 *p_outbuf = (u8 *)dout;
  316. u8 *p_inbuf = (u8 *)din;
  317. if (!slave)
  318. return -1;
  319. if (flags & SPI_XFER_BEGIN)
  320. spi_cs_activate(slave);
  321. while (n_bytes > 0) {
  322. if (n_bytes < MAX_SPI_BYTES)
  323. blk_size = n_bytes;
  324. else
  325. blk_size = MAX_SPI_BYTES;
  326. n_bits = blk_size * 8;
  327. ret = spi_xchg_single(slave, n_bits, p_outbuf, p_inbuf, 0);
  328. if (ret)
  329. return ret;
  330. if (dout)
  331. p_outbuf += blk_size;
  332. if (din)
  333. p_inbuf += blk_size;
  334. n_bytes -= blk_size;
  335. }
  336. if (flags & SPI_XFER_END) {
  337. spi_cs_deactivate(slave);
  338. }
  339. return 0;
  340. }
  341. void spi_init(void)
  342. {
  343. }
  344. static int decode_cs(struct mxc_spi_slave *mxcs, unsigned int cs)
  345. {
  346. int ret;
  347. /*
  348. * Some SPI devices require active chip-select over multiple
  349. * transactions, we achieve this using a GPIO. Still, the SPI
  350. * controller has to be configured to use one of its own chipselects.
  351. * To use this feature you have to call spi_setup_slave() with
  352. * cs = internal_cs | (gpio << 8), and you have to use some unused
  353. * on this SPI controller cs between 0 and 3.
  354. */
  355. if (cs > 3) {
  356. mxcs->gpio = cs >> 8;
  357. cs &= 3;
  358. ret = mxc_gpio_direction(mxcs->gpio, OUT);
  359. if (ret) {
  360. printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
  361. return -EINVAL;
  362. }
  363. } else {
  364. mxcs->gpio = -1;
  365. }
  366. return cs;
  367. }
  368. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  369. unsigned int max_hz, unsigned int mode)
  370. {
  371. unsigned int ctrl_reg;
  372. struct mxc_spi_slave *mxcs;
  373. int ret;
  374. if (bus >= ARRAY_SIZE(spi_bases))
  375. return NULL;
  376. mxcs = malloc(sizeof(struct mxc_spi_slave));
  377. if (!mxcs) {
  378. puts("mxc_spi: SPI Slave not allocated !\n");
  379. return NULL;
  380. }
  381. ret = decode_cs(mxcs, cs);
  382. if (ret < 0) {
  383. free(mxcs);
  384. return NULL;
  385. }
  386. cs = ret;
  387. mxcs->slave.bus = bus;
  388. mxcs->slave.cs = cs;
  389. mxcs->base = spi_bases[bus];
  390. mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
  391. #ifdef CONFIG_MX51
  392. /* Can be used for i.MX31 too ? */
  393. ctrl_reg = 0;
  394. ret = spi_cfg(mxcs, cs, max_hz, mode);
  395. if (ret) {
  396. printf("mxc_spi: cannot setup SPI controller\n");
  397. free(mxcs);
  398. return NULL;
  399. }
  400. #else
  401. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  402. MXC_CSPICTRL_BITCOUNT(31) |
  403. MXC_CSPICTRL_DATARATE(7) | /* FIXME: calculate data rate */
  404. MXC_CSPICTRL_EN |
  405. MXC_CSPICTRL_MODE;
  406. if (mode & SPI_CPHA)
  407. ctrl_reg |= MXC_CSPICTRL_PHA;
  408. if (mode & SPI_CPOL)
  409. ctrl_reg |= MXC_CSPICTRL_POL;
  410. if (mode & SPI_CS_HIGH)
  411. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  412. mxcs->ctrl_reg = ctrl_reg;
  413. #endif
  414. return &mxcs->slave;
  415. }
  416. void spi_free_slave(struct spi_slave *slave)
  417. {
  418. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  419. free(mxcs);
  420. }
  421. int spi_claim_bus(struct spi_slave *slave)
  422. {
  423. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  424. reg_write(mxcs->base + MXC_CSPIRESET, 1);
  425. udelay(1);
  426. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg);
  427. reg_write(mxcs->base + MXC_CSPIPERIOD,
  428. MXC_CSPIPERIOD_32KHZ);
  429. reg_write(mxcs->base + MXC_CSPIINT, 0);
  430. return 0;
  431. }
  432. void spi_release_bus(struct spi_slave *slave)
  433. {
  434. /* TODO: Shut the controller down */
  435. }