i82365.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. ********************************************************************
  24. *
  25. * Lots of code copied from:
  26. *
  27. * i82365.c 1.352 - Linux driver for Intel 82365 and compatible
  28. * PC Card controllers, and Yenta-compatible PCI-to-CardBus controllers.
  29. * (C) 1999 David A. Hinds <dahinds@users.sourceforge.net>
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <pci.h>
  34. #include <pcmcia.h>
  35. #include <asm/io.h>
  36. #include <pcmcia/ss.h>
  37. #include <pcmcia/i82365.h>
  38. #include <pcmcia/yenta.h>
  39. #ifdef CONFIG_CPC45
  40. #include <pcmcia/cirrus.h>
  41. #else
  42. #include <pcmcia/ti113x.h>
  43. #endif
  44. static struct pci_device_id supported[] = {
  45. #ifdef CONFIG_CPC45
  46. {PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6729},
  47. #else
  48. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1510},
  49. #endif
  50. {0, 0}
  51. };
  52. #define CYCLE_TIME 120
  53. #ifdef CONFIG_CPC45
  54. extern int SPD67290Init (void);
  55. #endif
  56. #ifdef DEBUG
  57. static void i82365_dump_regions (pci_dev_t dev);
  58. #endif
  59. typedef struct socket_info_t {
  60. pci_dev_t dev;
  61. u_short bcr;
  62. u_char pci_lat, cb_lat, sub_bus, cache;
  63. u_int cb_phys;
  64. socket_cap_t cap;
  65. u_short type;
  66. u_int flags;
  67. #ifdef CONFIG_CPC45
  68. cirrus_state_t c_state;
  69. #else
  70. ti113x_state_t state;
  71. #endif
  72. } socket_info_t;
  73. #ifdef CONFIG_CPC45
  74. /* These definitions must match the pcic table! */
  75. typedef enum pcic_id {
  76. IS_PD6710, IS_PD672X, IS_VT83C469
  77. } pcic_id;
  78. typedef struct pcic_t {
  79. char *name;
  80. } pcic_t;
  81. static pcic_t pcic[] = {
  82. {" Cirrus PD6710: "},
  83. {" Cirrus PD672x: "},
  84. {" VIA VT83C469: "},
  85. };
  86. #endif
  87. static socket_info_t socket;
  88. static socket_state_t state;
  89. static struct pccard_mem_map mem;
  90. static struct pccard_io_map io;
  91. /*====================================================================*/
  92. /* Some PCI shortcuts */
  93. static int pci_readb (socket_info_t * s, int r, u_char * v)
  94. {
  95. return pci_read_config_byte (s->dev, r, v);
  96. }
  97. static int pci_writeb (socket_info_t * s, int r, u_char v)
  98. {
  99. return pci_write_config_byte (s->dev, r, v);
  100. }
  101. static int pci_readw (socket_info_t * s, int r, u_short * v)
  102. {
  103. return pci_read_config_word (s->dev, r, v);
  104. }
  105. static int pci_writew (socket_info_t * s, int r, u_short v)
  106. {
  107. return pci_write_config_word (s->dev, r, v);
  108. }
  109. #ifndef CONFIG_CPC45
  110. static int pci_readl (socket_info_t * s, int r, u_int * v)
  111. {
  112. return pci_read_config_dword (s->dev, r, v);
  113. }
  114. static int pci_writel (socket_info_t * s, int r, u_int v)
  115. {
  116. return pci_write_config_dword (s->dev, r, v);
  117. }
  118. #endif /* !CONFIG_CPC45 */
  119. /*====================================================================*/
  120. #ifdef CONFIG_CPC45
  121. #define cb_readb(s) readb((s)->cb_phys + 1)
  122. #define cb_writeb(s, v) writeb(v, (s)->cb_phys)
  123. #define cb_writeb2(s, v) writeb(v, (s)->cb_phys + 1)
  124. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  125. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  126. static u_char i365_get (socket_info_t * s, u_short reg)
  127. {
  128. u_char val;
  129. #ifdef CONFIG_PCMCIA_SLOT_A
  130. int slot = 0;
  131. #else
  132. int slot = 1;
  133. #endif
  134. val = I365_REG (slot, reg);
  135. cb_writeb (s, val);
  136. val = cb_readb (s);
  137. debug ("i365_get slot:%x reg: %x val: %x\n", slot, reg, val);
  138. return val;
  139. }
  140. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  141. {
  142. #ifdef CONFIG_PCMCIA_SLOT_A
  143. int slot = 0;
  144. #else
  145. int slot = 1;
  146. #endif
  147. u_char val;
  148. val = I365_REG (slot, reg);
  149. cb_writeb (s, val);
  150. cb_writeb2 (s, data);
  151. debug ("i365_set slot:%x reg: %x data:%x\n", slot, reg, data);
  152. }
  153. #else /* ! CONFIG_CPC45 */
  154. #define cb_readb(s, r) readb((s)->cb_phys + (r))
  155. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  156. #define cb_writeb(s, r, v) writeb(v, (s)->cb_phys + (r))
  157. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  158. static u_char i365_get (socket_info_t * s, u_short reg)
  159. {
  160. return cb_readb (s, 0x0800 + reg);
  161. }
  162. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  163. {
  164. cb_writeb (s, 0x0800 + reg, data);
  165. }
  166. #endif /* CONFIG_CPC45 */
  167. static void i365_bset (socket_info_t * s, u_short reg, u_char mask)
  168. {
  169. i365_set (s, reg, i365_get (s, reg) | mask);
  170. }
  171. static void i365_bclr (socket_info_t * s, u_short reg, u_char mask)
  172. {
  173. i365_set (s, reg, i365_get (s, reg) & ~mask);
  174. }
  175. #if 0 /* not used */
  176. static void i365_bflip (socket_info_t * s, u_short reg, u_char mask, int b)
  177. {
  178. u_char d = i365_get (s, reg);
  179. i365_set (s, reg, (b) ? (d | mask) : (d & ~mask));
  180. }
  181. static u_short i365_get_pair (socket_info_t * s, u_short reg)
  182. {
  183. return (i365_get (s, reg) + (i365_get (s, reg + 1) << 8));
  184. }
  185. #endif /* not used */
  186. static void i365_set_pair (socket_info_t * s, u_short reg, u_short data)
  187. {
  188. i365_set (s, reg, data & 0xff);
  189. i365_set (s, reg + 1, data >> 8);
  190. }
  191. #ifdef CONFIG_CPC45
  192. /*======================================================================
  193. Code to save and restore global state information for Cirrus
  194. PD67xx controllers, and to set and report global configuration
  195. options.
  196. ======================================================================*/
  197. #define flip(v,b,f) (v = ((f)<0) ? v : ((f) ? ((v)|(b)) : ((v)&(~b))))
  198. static void cirrus_get_state (socket_info_t * s)
  199. {
  200. int i;
  201. cirrus_state_t *p = &s->c_state;
  202. p->misc1 = i365_get (s, PD67_MISC_CTL_1);
  203. p->misc1 &= (PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  204. p->misc2 = i365_get (s, PD67_MISC_CTL_2);
  205. for (i = 0; i < 6; i++)
  206. p->timer[i] = i365_get (s, PD67_TIME_SETUP (0) + i);
  207. }
  208. static void cirrus_set_state (socket_info_t * s)
  209. {
  210. int i;
  211. u_char misc;
  212. cirrus_state_t *p = &s->c_state;
  213. misc = i365_get (s, PD67_MISC_CTL_2);
  214. i365_set (s, PD67_MISC_CTL_2, p->misc2);
  215. if (misc & PD67_MC2_SUSPEND)
  216. udelay (50000);
  217. misc = i365_get (s, PD67_MISC_CTL_1);
  218. misc &= ~(PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  219. i365_set (s, PD67_MISC_CTL_1, misc | p->misc1);
  220. for (i = 0; i < 6; i++)
  221. i365_set (s, PD67_TIME_SETUP (0) + i, p->timer[i]);
  222. }
  223. static u_int cirrus_set_opts (socket_info_t * s)
  224. {
  225. cirrus_state_t *p = &s->c_state;
  226. u_int mask = 0xffff;
  227. #if DEBUG
  228. char buf[200];
  229. memset (buf, 0, 200);
  230. #endif
  231. if (has_ring == -1)
  232. has_ring = 1;
  233. flip (p->misc2, PD67_MC2_IRQ15_RI, has_ring);
  234. flip (p->misc2, PD67_MC2_DYNAMIC_MODE, dynamic_mode);
  235. #if DEBUG
  236. if (p->misc2 & PD67_MC2_IRQ15_RI)
  237. strcat (buf, " [ring]");
  238. if (p->misc2 & PD67_MC2_DYNAMIC_MODE)
  239. strcat (buf, " [dyn mode]");
  240. if (p->misc1 & PD67_MC1_INPACK_ENA)
  241. strcat (buf, " [inpack]");
  242. #endif
  243. if (p->misc2 & PD67_MC2_IRQ15_RI)
  244. mask &= ~0x8000;
  245. if (has_led > 0) {
  246. #if DEBUG
  247. strcat (buf, " [led]");
  248. #endif
  249. mask &= ~0x1000;
  250. }
  251. if (has_dma > 0) {
  252. #if DEBUG
  253. strcat (buf, " [dma]");
  254. #endif
  255. mask &= ~0x0600;
  256. flip (p->misc2, PD67_MC2_FREQ_BYPASS, freq_bypass);
  257. #if DEBUG
  258. if (p->misc2 & PD67_MC2_FREQ_BYPASS)
  259. strcat (buf, " [freq bypass]");
  260. #endif
  261. }
  262. if (setup_time >= 0)
  263. p->timer[0] = p->timer[3] = setup_time;
  264. if (cmd_time > 0) {
  265. p->timer[1] = cmd_time;
  266. p->timer[4] = cmd_time * 2 + 4;
  267. }
  268. if (p->timer[1] == 0) {
  269. p->timer[1] = 6;
  270. p->timer[4] = 16;
  271. if (p->timer[0] == 0)
  272. p->timer[0] = p->timer[3] = 1;
  273. }
  274. if (recov_time >= 0)
  275. p->timer[2] = p->timer[5] = recov_time;
  276. debug ("i82365 Opt: %s [%d/%d/%d] [%d/%d/%d]\n",
  277. buf,
  278. p->timer[0], p->timer[1], p->timer[2],
  279. p->timer[3], p->timer[4], p->timer[5]);
  280. return mask;
  281. }
  282. #else /* !CONFIG_CPC45 */
  283. /*======================================================================
  284. Code to save and restore global state information for TI 1130 and
  285. TI 1131 controllers, and to set and report global configuration
  286. options.
  287. ======================================================================*/
  288. static void ti113x_get_state (socket_info_t * s)
  289. {
  290. ti113x_state_t *p = &s->state;
  291. pci_readl (s, TI113X_SYSTEM_CONTROL, &p->sysctl);
  292. pci_readb (s, TI113X_CARD_CONTROL, &p->cardctl);
  293. pci_readb (s, TI113X_DEVICE_CONTROL, &p->devctl);
  294. pci_readb (s, TI1250_DIAGNOSTIC, &p->diag);
  295. pci_readl (s, TI12XX_IRQMUX, &p->irqmux);
  296. }
  297. static void ti113x_set_state (socket_info_t * s)
  298. {
  299. ti113x_state_t *p = &s->state;
  300. pci_writel (s, TI113X_SYSTEM_CONTROL, p->sysctl);
  301. pci_writeb (s, TI113X_CARD_CONTROL, p->cardctl);
  302. pci_writeb (s, TI113X_DEVICE_CONTROL, p->devctl);
  303. pci_writeb (s, TI1250_MULTIMEDIA_CTL, 0);
  304. pci_writeb (s, TI1250_DIAGNOSTIC, p->diag);
  305. pci_writel (s, TI12XX_IRQMUX, p->irqmux);
  306. i365_set_pair (s, TI113X_IO_OFFSET (0), 0);
  307. i365_set_pair (s, TI113X_IO_OFFSET (1), 0);
  308. }
  309. static u_int ti113x_set_opts (socket_info_t * s)
  310. {
  311. ti113x_state_t *p = &s->state;
  312. u_int mask = 0xffff;
  313. p->cardctl &= ~TI113X_CCR_ZVENABLE;
  314. p->cardctl |= TI113X_CCR_SPKROUTEN;
  315. return mask;
  316. }
  317. #endif /* CONFIG_CPC45 */
  318. /*======================================================================
  319. Routines to handle common CardBus options
  320. ======================================================================*/
  321. /* Default settings for PCI command configuration register */
  322. #define CMD_DFLT (PCI_COMMAND_IO|PCI_COMMAND_MEMORY| \
  323. PCI_COMMAND_MASTER|PCI_COMMAND_WAIT)
  324. static void cb_get_state (socket_info_t * s)
  325. {
  326. pci_readb (s, PCI_CACHE_LINE_SIZE, &s->cache);
  327. pci_readb (s, PCI_LATENCY_TIMER, &s->pci_lat);
  328. pci_readb (s, CB_LATENCY_TIMER, &s->cb_lat);
  329. pci_readb (s, CB_CARDBUS_BUS, &s->cap.cardbus);
  330. pci_readb (s, CB_SUBORD_BUS, &s->sub_bus);
  331. pci_readw (s, CB_BRIDGE_CONTROL, &s->bcr);
  332. }
  333. static void cb_set_state (socket_info_t * s)
  334. {
  335. #ifndef CONFIG_CPC45
  336. pci_writel (s, CB_LEGACY_MODE_BASE, 0);
  337. pci_writel (s, PCI_BASE_ADDRESS_0, s->cb_phys);
  338. #endif
  339. pci_writew (s, PCI_COMMAND, CMD_DFLT);
  340. pci_writeb (s, PCI_CACHE_LINE_SIZE, s->cache);
  341. pci_writeb (s, PCI_LATENCY_TIMER, s->pci_lat);
  342. pci_writeb (s, CB_LATENCY_TIMER, s->cb_lat);
  343. pci_writeb (s, CB_CARDBUS_BUS, s->cap.cardbus);
  344. pci_writeb (s, CB_SUBORD_BUS, s->sub_bus);
  345. pci_writew (s, CB_BRIDGE_CONTROL, s->bcr);
  346. }
  347. static void cb_set_opts (socket_info_t * s)
  348. {
  349. #ifndef CONFIG_CPC45
  350. if (s->cache == 0)
  351. s->cache = 8;
  352. if (s->pci_lat == 0)
  353. s->pci_lat = 0xa8;
  354. if (s->cb_lat == 0)
  355. s->cb_lat = 0xb0;
  356. #endif
  357. }
  358. /*======================================================================
  359. Power control for Cardbus controllers: used both for 16-bit and
  360. Cardbus cards.
  361. ======================================================================*/
  362. static int cb_set_power (socket_info_t * s, socket_state_t * state)
  363. {
  364. u_int reg = 0;
  365. #ifdef CONFIG_CPC45
  366. reg = I365_PWR_NORESET;
  367. if (state->flags & SS_PWR_AUTO)
  368. reg |= I365_PWR_AUTO;
  369. if (state->flags & SS_OUTPUT_ENA)
  370. reg |= I365_PWR_OUT;
  371. if (state->Vpp != 0) {
  372. if (state->Vpp == 120) {
  373. reg |= I365_VPP1_12V;
  374. puts (" 12V card found: ");
  375. } else if (state->Vpp == state->Vcc) {
  376. reg |= I365_VPP1_5V;
  377. } else {
  378. puts (" power not found: ");
  379. return -1;
  380. }
  381. }
  382. if (state->Vcc != 0) {
  383. reg |= I365_VCC_5V;
  384. if (state->Vcc == 33) {
  385. puts (" 3.3V card found: ");
  386. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  387. } else if (state->Vcc == 50) {
  388. puts (" 5V card found: ");
  389. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  390. } else {
  391. puts (" power not found: ");
  392. return -1;
  393. }
  394. }
  395. if (reg != i365_get (s, I365_POWER)) {
  396. reg = (I365_PWR_OUT | I365_PWR_NORESET | I365_VCC_5V | I365_VPP1_5V);
  397. i365_set (s, I365_POWER, reg);
  398. }
  399. #else /* ! CONFIG_CPC45 */
  400. /* restart card voltage detection if it seems appropriate */
  401. if ((state->Vcc == 0) && (state->Vpp == 0) &&
  402. !(cb_readl (s, CB_SOCKET_STATE) & CB_SS_VSENSE))
  403. cb_writel (s, CB_SOCKET_FORCE, CB_SF_CVSTEST);
  404. switch (state->Vcc) {
  405. case 0:
  406. reg = 0;
  407. break;
  408. case 33:
  409. reg = CB_SC_VCC_3V;
  410. break;
  411. case 50:
  412. reg = CB_SC_VCC_5V;
  413. break;
  414. default:
  415. return -1;
  416. }
  417. switch (state->Vpp) {
  418. case 0:
  419. break;
  420. case 33:
  421. reg |= CB_SC_VPP_3V;
  422. break;
  423. case 50:
  424. reg |= CB_SC_VPP_5V;
  425. break;
  426. case 120:
  427. reg |= CB_SC_VPP_12V;
  428. break;
  429. default:
  430. return -1;
  431. }
  432. if (reg != cb_readl (s, CB_SOCKET_CONTROL))
  433. cb_writel (s, CB_SOCKET_CONTROL, reg);
  434. #endif /* CONFIG_CPC45 */
  435. return 0;
  436. }
  437. /*======================================================================
  438. Generic routines to get and set controller options
  439. ======================================================================*/
  440. static void get_bridge_state (socket_info_t * s)
  441. {
  442. #ifdef CONFIG_CPC45
  443. cirrus_get_state (s);
  444. #else
  445. ti113x_get_state (s);
  446. #endif
  447. cb_get_state (s);
  448. }
  449. static void set_bridge_state (socket_info_t * s)
  450. {
  451. cb_set_state (s);
  452. i365_set (s, I365_GBLCTL, 0x00);
  453. i365_set (s, I365_GENCTL, 0x00);
  454. #ifdef CONFIG_CPC45
  455. cirrus_set_state (s);
  456. #else
  457. ti113x_set_state (s);
  458. #endif
  459. }
  460. static void set_bridge_opts (socket_info_t * s)
  461. {
  462. #ifdef CONFIG_CPC45
  463. cirrus_set_opts (s);
  464. #else
  465. ti113x_set_opts (s);
  466. #endif
  467. cb_set_opts (s);
  468. }
  469. /*====================================================================*/
  470. #define PD67_EXT_INDEX 0x2e /* Extension index */
  471. #define PD67_EXT_DATA 0x2f /* Extension data */
  472. #define PD67_EXD_VS1(s) (0x01 << ((s)<<1))
  473. #define pd67_ext_get(s, r) \
  474. (i365_set(s, PD67_EXT_INDEX, r), i365_get(s, PD67_EXT_DATA))
  475. static int i365_get_status (socket_info_t * s, u_int * value)
  476. {
  477. u_int status;
  478. #ifdef CONFIG_CPC45
  479. u_char val;
  480. u_char power, vcc, vpp;
  481. u_int powerstate;
  482. #endif
  483. status = i365_get (s, I365_IDENT);
  484. status = i365_get (s, I365_STATUS);
  485. *value = ((status & I365_CS_DETECT) == I365_CS_DETECT) ? SS_DETECT : 0;
  486. if (i365_get (s, I365_INTCTL) & I365_PC_IOCARD) {
  487. *value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
  488. } else {
  489. *value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
  490. *value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
  491. }
  492. *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
  493. *value |= (status & I365_CS_READY) ? SS_READY : 0;
  494. *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
  495. #ifdef CONFIG_CPC45
  496. /* Check for Cirrus CL-PD67xx chips */
  497. i365_set (s, PD67_CHIP_INFO, 0);
  498. val = i365_get (s, PD67_CHIP_INFO);
  499. s->type = -1;
  500. if ((val & PD67_INFO_CHIP_ID) == PD67_INFO_CHIP_ID) {
  501. val = i365_get (s, PD67_CHIP_INFO);
  502. if ((val & PD67_INFO_CHIP_ID) == 0) {
  503. s->type = (val & PD67_INFO_SLOTS) ? IS_PD672X : IS_PD6710;
  504. i365_set (s, PD67_EXT_INDEX, 0xe5);
  505. if (i365_get (s, PD67_EXT_INDEX) != 0xe5)
  506. s->type = IS_VT83C469;
  507. }
  508. } else {
  509. printf ("no Cirrus Chip found\n");
  510. *value = 0;
  511. return -1;
  512. }
  513. power = i365_get (s, I365_POWER);
  514. state.flags |= (power & I365_PWR_AUTO) ? SS_PWR_AUTO : 0;
  515. state.flags |= (power & I365_PWR_OUT) ? SS_OUTPUT_ENA : 0;
  516. vcc = power & I365_VCC_MASK;
  517. vpp = power & I365_VPP1_MASK;
  518. state.Vcc = state.Vpp = 0;
  519. if((vcc== 0) || (vpp == 0)) {
  520. /*
  521. * On the Cirrus we get the info which card voltage
  522. * we have in EXTERN DATA and write it to MISC_CTL1
  523. */
  524. powerstate = pd67_ext_get(s, PD67_EXTERN_DATA);
  525. if (powerstate & PD67_EXD_VS1(0)) {
  526. /* 5V Card */
  527. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  528. } else {
  529. /* 3.3V Card */
  530. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  531. }
  532. i365_set (s, I365_POWER, (I365_PWR_OUT | I365_PWR_NORESET | I365_VCC_5V | I365_VPP1_5V));
  533. power = i365_get (s, I365_POWER);
  534. }
  535. if (power & I365_VCC_5V) {
  536. state.Vcc = (i365_get(s, PD67_MISC_CTL_1) & PD67_MC1_VCC_3V) ? 33 : 50;
  537. }
  538. if (power == I365_VPP1_12V)
  539. state.Vpp = 120;
  540. /* IO card, RESET flags, IO interrupt */
  541. power = i365_get (s, I365_INTCTL);
  542. state.flags |= (power & I365_PC_RESET) ? 0 : SS_RESET;
  543. if (power & I365_PC_IOCARD)
  544. state.flags |= SS_IOCARD;
  545. state.io_irq = power & I365_IRQ_MASK;
  546. /* Card status change mask */
  547. power = i365_get (s, I365_CSCINT);
  548. state.csc_mask = (power & I365_CSC_DETECT) ? SS_DETECT : 0;
  549. if (state.flags & SS_IOCARD)
  550. state.csc_mask |= (power & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  551. else {
  552. state.csc_mask |= (power & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  553. state.csc_mask |= (power & I365_CSC_BVD2) ? SS_BATWARN : 0;
  554. state.csc_mask |= (power & I365_CSC_READY) ? SS_READY : 0;
  555. }
  556. debug ("i82365: GetStatus(0) = flags %#3.3x, Vcc %d, Vpp %d, "
  557. "io_irq %d, csc_mask %#2.2x\n", state.flags,
  558. state.Vcc, state.Vpp, state.io_irq, state.csc_mask);
  559. #else /* !CONFIG_CPC45 */
  560. status = cb_readl (s, CB_SOCKET_STATE);
  561. *value |= (status & CB_SS_32BIT) ? SS_CARDBUS : 0;
  562. *value |= (status & CB_SS_3VCARD) ? SS_3VCARD : 0;
  563. *value |= (status & CB_SS_XVCARD) ? SS_XVCARD : 0;
  564. *value |= (status & CB_SS_VSENSE) ? 0 : SS_PENDING;
  565. /* For now, ignore cards with unsupported voltage keys */
  566. if (*value & SS_XVCARD)
  567. *value &= ~(SS_DETECT | SS_3VCARD | SS_XVCARD);
  568. #endif /* CONFIG_CPC45 */
  569. return 0;
  570. } /* i365_get_status */
  571. static int i365_set_socket (socket_info_t * s, socket_state_t * state)
  572. {
  573. u_char reg;
  574. set_bridge_state (s);
  575. /* IO card, RESET flag */
  576. reg = 0;
  577. reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
  578. reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
  579. i365_set (s, I365_INTCTL, reg);
  580. #ifdef CONFIG_CPC45
  581. cb_set_power (s, state);
  582. #if 0
  583. /* Card status change interrupt mask */
  584. reg = s->cs_irq << 4;
  585. if (state->csc_mask & SS_DETECT)
  586. reg |= I365_CSC_DETECT;
  587. if (state->flags & SS_IOCARD) {
  588. if (state->csc_mask & SS_STSCHG)
  589. reg |= I365_CSC_STSCHG;
  590. } else {
  591. if (state->csc_mask & SS_BATDEAD)
  592. reg |= I365_CSC_BVD1;
  593. if (state->csc_mask & SS_BATWARN)
  594. reg |= I365_CSC_BVD2;
  595. if (state->csc_mask & SS_READY)
  596. reg |= I365_CSC_READY;
  597. }
  598. i365_set (s, I365_CSCINT, reg);
  599. i365_get (s, I365_CSC);
  600. #endif /* 0 */
  601. #else /* !CONFIG_CPC45 */
  602. reg = I365_PWR_NORESET;
  603. if (state->flags & SS_PWR_AUTO)
  604. reg |= I365_PWR_AUTO;
  605. if (state->flags & SS_OUTPUT_ENA)
  606. reg |= I365_PWR_OUT;
  607. cb_set_power (s, state);
  608. reg |= i365_get (s, I365_POWER) & (I365_VCC_MASK | I365_VPP1_MASK);
  609. if (reg != i365_get (s, I365_POWER))
  610. i365_set (s, I365_POWER, reg);
  611. #endif /* CONFIG_CPC45 */
  612. return 0;
  613. } /* i365_set_socket */
  614. /*====================================================================*/
  615. static int i365_set_mem_map (socket_info_t * s, struct pccard_mem_map *mem)
  616. {
  617. u_short base, i;
  618. u_char map;
  619. debug ("i82365: SetMemMap(%d, %#2.2x, %d ns, %#5.5lx-%#5.5lx, %#5.5x)\n",
  620. mem->map, mem->flags, mem->speed,
  621. mem->sys_start, mem->sys_stop, mem->card_start);
  622. map = mem->map;
  623. if ((map > 4) ||
  624. (mem->card_start > 0x3ffffff) ||
  625. (mem->sys_start > mem->sys_stop) ||
  626. (mem->speed > 1000)) {
  627. return -1;
  628. }
  629. /* Turn off the window before changing anything */
  630. if (i365_get (s, I365_ADDRWIN) & I365_ENA_MEM (map))
  631. i365_bclr (s, I365_ADDRWIN, I365_ENA_MEM (map));
  632. /* Take care of high byte, for PCI controllers */
  633. i365_set (s, CB_MEM_PAGE (map), mem->sys_start >> 24);
  634. base = I365_MEM (map);
  635. i = (mem->sys_start >> 12) & 0x0fff;
  636. if (mem->flags & MAP_16BIT)
  637. i |= I365_MEM_16BIT;
  638. if (mem->flags & MAP_0WS)
  639. i |= I365_MEM_0WS;
  640. i365_set_pair (s, base + I365_W_START, i);
  641. i = (mem->sys_stop >> 12) & 0x0fff;
  642. switch (mem->speed / CYCLE_TIME) {
  643. case 0:
  644. break;
  645. case 1:
  646. i |= I365_MEM_WS0;
  647. break;
  648. case 2:
  649. i |= I365_MEM_WS1;
  650. break;
  651. default:
  652. i |= I365_MEM_WS1 | I365_MEM_WS0;
  653. break;
  654. }
  655. i365_set_pair (s, base + I365_W_STOP, i);
  656. #ifdef CONFIG_CPC45
  657. i = 0;
  658. #else
  659. i = ((mem->card_start - mem->sys_start) >> 12) & 0x3fff;
  660. #endif
  661. if (mem->flags & MAP_WRPROT)
  662. i |= I365_MEM_WRPROT;
  663. if (mem->flags & MAP_ATTRIB)
  664. i |= I365_MEM_REG;
  665. i365_set_pair (s, base + I365_W_OFF, i);
  666. #ifdef CONFIG_CPC45
  667. /* set System Memory map Upper Adress */
  668. i365_set(s, PD67_EXT_INDEX, PD67_MEM_PAGE(map));
  669. i365_set(s, PD67_EXT_DATA, ((mem->sys_start >> 24) & 0xff));
  670. #endif
  671. /* Turn on the window if necessary */
  672. if (mem->flags & MAP_ACTIVE)
  673. i365_bset (s, I365_ADDRWIN, I365_ENA_MEM (map));
  674. return 0;
  675. } /* i365_set_mem_map */
  676. static int i365_set_io_map (socket_info_t * s, struct pccard_io_map *io)
  677. {
  678. u_char map, ioctl;
  679. map = io->map;
  680. /* comment out: comparison is always false due to limited range of data type */
  681. if ((map > 1) || /* (io->start > 0xffff) || (io->stop > 0xffff) || */
  682. (io->stop < io->start))
  683. return -1;
  684. /* Turn off the window before changing anything */
  685. if (i365_get (s, I365_ADDRWIN) & I365_ENA_IO (map))
  686. i365_bclr (s, I365_ADDRWIN, I365_ENA_IO (map));
  687. i365_set_pair (s, I365_IO (map) + I365_W_START, io->start);
  688. i365_set_pair (s, I365_IO (map) + I365_W_STOP, io->stop);
  689. ioctl = i365_get (s, I365_IOCTL) & ~I365_IOCTL_MASK (map);
  690. if (io->speed)
  691. ioctl |= I365_IOCTL_WAIT (map);
  692. if (io->flags & MAP_0WS)
  693. ioctl |= I365_IOCTL_0WS (map);
  694. if (io->flags & MAP_16BIT)
  695. ioctl |= I365_IOCTL_16BIT (map);
  696. if (io->flags & MAP_AUTOSZ)
  697. ioctl |= I365_IOCTL_IOCS16 (map);
  698. i365_set (s, I365_IOCTL, ioctl);
  699. /* Turn on the window if necessary */
  700. if (io->flags & MAP_ACTIVE)
  701. i365_bset (s, I365_ADDRWIN, I365_ENA_IO (map));
  702. return 0;
  703. } /* i365_set_io_map */
  704. /*====================================================================*/
  705. int i82365_init (void)
  706. {
  707. u_int val;
  708. int i;
  709. #ifdef CONFIG_CPC45
  710. if (SPD67290Init () != 0)
  711. return 1;
  712. #endif
  713. if ((socket.dev = pci_find_devices (supported, 0)) < 0) {
  714. /* Controller not found */
  715. return 1;
  716. }
  717. debug ("i82365 Device Found!\n");
  718. pci_read_config_dword (socket.dev, PCI_BASE_ADDRESS_0, &socket.cb_phys);
  719. socket.cb_phys &= ~0xf;
  720. #ifdef CONFIG_CPC45
  721. /* + 0xfe000000 see MPC 8245 Users Manual Adress Map B */
  722. socket.cb_phys += 0xfe000000;
  723. #endif
  724. get_bridge_state (&socket);
  725. set_bridge_opts (&socket);
  726. i = i365_get_status (&socket, &val);
  727. #ifdef CONFIG_CPC45
  728. if (i > -1) {
  729. puts (pcic[socket.type].name);
  730. } else {
  731. printf ("i82365: Controller not found.\n");
  732. return 1;
  733. }
  734. if((val & SS_DETECT) != SS_DETECT){
  735. puts ("No card\n");
  736. return 1;
  737. }
  738. #else /* !CONFIG_CPC45 */
  739. if (val & SS_DETECT) {
  740. if (val & SS_3VCARD) {
  741. state.Vcc = state.Vpp = 33;
  742. puts (" 3.3V card found: ");
  743. } else if (!(val & SS_XVCARD)) {
  744. state.Vcc = state.Vpp = 50;
  745. puts (" 5.0V card found: ");
  746. } else {
  747. puts ("i82365: unsupported voltage key\n");
  748. state.Vcc = state.Vpp = 0;
  749. }
  750. } else {
  751. /* No card inserted */
  752. puts ("No card\n");
  753. return 1;
  754. }
  755. #endif /* CONFIG_CPC45 */
  756. #ifdef CONFIG_CPC45
  757. state.flags |= SS_OUTPUT_ENA;
  758. #else
  759. state.flags = SS_IOCARD | SS_OUTPUT_ENA;
  760. state.csc_mask = 0;
  761. state.io_irq = 0;
  762. #endif
  763. i365_set_socket (&socket, &state);
  764. for (i = 500; i; i--) {
  765. if ((i365_get (&socket, I365_STATUS) & I365_CS_READY))
  766. break;
  767. udelay (1000);
  768. }
  769. if (i == 0) {
  770. /* PC Card not ready for data transfer */
  771. puts ("i82365 PC Card not ready for data transfer\n");
  772. return 1;
  773. }
  774. debug (" PC Card ready for data transfer: ");
  775. mem.map = 0;
  776. mem.flags = MAP_ATTRIB | MAP_ACTIVE;
  777. mem.speed = 300;
  778. mem.sys_start = CONFIG_SYS_PCMCIA_MEM_ADDR;
  779. mem.sys_stop = CONFIG_SYS_PCMCIA_MEM_ADDR + CONFIG_SYS_PCMCIA_MEM_SIZE - 1;
  780. mem.card_start = 0;
  781. i365_set_mem_map (&socket, &mem);
  782. #ifdef CONFIG_CPC45
  783. mem.map = 1;
  784. mem.flags = MAP_ACTIVE;
  785. mem.speed = 300;
  786. mem.sys_start = CONFIG_SYS_PCMCIA_MEM_ADDR + CONFIG_SYS_PCMCIA_MEM_SIZE;
  787. mem.sys_stop = CONFIG_SYS_PCMCIA_MEM_ADDR + (2 * CONFIG_SYS_PCMCIA_MEM_SIZE) - 1;
  788. mem.card_start = 0;
  789. i365_set_mem_map (&socket, &mem);
  790. #else /* !CONFIG_CPC45 */
  791. io.map = 0;
  792. io.flags = MAP_AUTOSZ | MAP_ACTIVE;
  793. io.speed = 0;
  794. io.start = 0x0100;
  795. io.stop = 0x010F;
  796. i365_set_io_map (&socket, &io);
  797. #endif /* CONFIG_CPC45 */
  798. #ifdef DEBUG
  799. i82365_dump_regions (socket.dev);
  800. #endif
  801. return 0;
  802. }
  803. void i82365_exit (void)
  804. {
  805. io.map = 0;
  806. io.flags = 0;
  807. io.speed = 0;
  808. io.start = 0;
  809. io.stop = 0x1;
  810. i365_set_io_map (&socket, &io);
  811. mem.map = 0;
  812. mem.flags = 0;
  813. mem.speed = 0;
  814. mem.sys_start = 0;
  815. mem.sys_stop = 0x1000;
  816. mem.card_start = 0;
  817. i365_set_mem_map (&socket, &mem);
  818. #ifdef CONFIG_CPC45
  819. mem.map = 1;
  820. mem.flags = 0;
  821. mem.speed = 0;
  822. mem.sys_start = 0;
  823. mem.sys_stop = 0x1000;
  824. mem.card_start = 0;
  825. i365_set_mem_map (&socket, &mem);
  826. #else /* !CONFIG_CPC45 */
  827. socket.state.sysctl &= 0xFFFF00FF;
  828. #endif
  829. state.Vcc = state.Vpp = 0;
  830. i365_set_socket (&socket, &state);
  831. }
  832. /*======================================================================
  833. Debug stuff
  834. ======================================================================*/
  835. #ifdef DEBUG
  836. static void i82365_dump_regions (pci_dev_t dev)
  837. {
  838. u_int tmp[2];
  839. u_int *mem = (void *) socket.cb_phys;
  840. u_char *cis = (void *) CONFIG_SYS_PCMCIA_MEM_ADDR;
  841. u_char *ide = (void *) (CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_REG_OFFSET);
  842. pci_read_config_dword (dev, 0x00, tmp + 0);
  843. pci_read_config_dword (dev, 0x80, tmp + 1);
  844. printf ("PCI CONF: %08X ... %08X\n",
  845. tmp[0], tmp[1]);
  846. printf ("PCI MEM: ... %08X ... %08X\n",
  847. mem[0x8 / 4], mem[0x800 / 4]);
  848. printf ("CIS: ...%c%c%c%c%c%c%c%c...\n",
  849. cis[0x38], cis[0x3a], cis[0x3c], cis[0x3e],
  850. cis[0x40], cis[0x42], cis[0x44], cis[0x48]);
  851. printf ("CIS CONF: %02X %02X %02X ...\n",
  852. cis[0x200], cis[0x202], cis[0x204]);
  853. printf ("IDE: %02X %02X %02X %02X %02X %02X %02X %02X\n",
  854. ide[0], ide[1], ide[2], ide[3],
  855. ide[4], ide[5], ide[6], ide[7]);
  856. }
  857. #endif /* DEBUG */