smc91111.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792
  1. /*------------------------------------------------------------------------
  2. . smc91111.h - macros for the LAN91C111 Ethernet Driver
  3. .
  4. . (C) Copyright 2002
  5. . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  6. . Rolf Offermanns <rof@sysgo.de>
  7. . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
  8. . Developed by Simple Network Magic Corporation (SNMC)
  9. . Copyright (C) 1996 by Erik Stahlman (ES)
  10. .
  11. . This program is free software; you can redistribute it and/or modify
  12. . it under the terms of the GNU General Public License as published by
  13. . the Free Software Foundation; either version 2 of the License, or
  14. . (at your option) any later version.
  15. .
  16. . This program is distributed in the hope that it will be useful,
  17. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. . GNU General Public License for more details.
  20. .
  21. . You should have received a copy of the GNU General Public License
  22. . along with this program; if not, write to the Free Software
  23. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. .
  25. . This file contains register information and access macros for
  26. . the LAN91C111 single chip ethernet controller. It is a modified
  27. . version of the smc9194.h file.
  28. .
  29. . Information contained in this file was obtained from the LAN91C111
  30. . manual from SMC. To get a copy, if you really want one, you can find
  31. . information under www.smsc.com.
  32. .
  33. . Authors
  34. . Erik Stahlman ( erik@vt.edu )
  35. . Daris A Nevil ( dnevil@snmc.com )
  36. .
  37. . History
  38. . 03/16/01 Daris A Nevil Modified for use with LAN91C111 device
  39. .
  40. ---------------------------------------------------------------------------*/
  41. #ifndef _SMC91111_H_
  42. #define _SMC91111_H_
  43. #include <asm/types.h>
  44. #include <config.h>
  45. /*
  46. * This function may be called by the board specific initialisation code
  47. * in order to override the default mac address.
  48. */
  49. void smc_set_mac_addr (const unsigned char *addr);
  50. /* I want some simple types */
  51. typedef unsigned char byte;
  52. typedef unsigned short word;
  53. typedef unsigned long int dword;
  54. struct smc91111_priv{
  55. u8 dev_num;
  56. };
  57. /*
  58. . DEBUGGING LEVELS
  59. .
  60. . 0 for normal operation
  61. . 1 for slightly more details
  62. . >2 for various levels of increasingly useless information
  63. . 2 for interrupt tracking, status flags
  64. . 3 for packet info
  65. . 4 for complete packet dumps
  66. */
  67. /*#define SMC_DEBUG 0 */
  68. /* Because of bank switching, the LAN91xxx uses only 16 I/O ports */
  69. #define SMC_IO_EXTENT 16
  70. #ifdef CONFIG_PXA250
  71. #ifdef CONFIG_XSENGINE
  72. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+((r)<<1))))
  73. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+((r)<<1))))
  74. #define SMC_inb(a,p) ({ \
  75. unsigned int __p = (unsigned int)((a)->iobase + ((p)<<1)); \
  76. unsigned int __v = *(volatile unsigned short *)((__p) & ~2); \
  77. if (__p & 2) __v >>= 8; \
  78. else __v &= 0xff; \
  79. __v; })
  80. #elif defined(CONFIG_XAENIAX)
  81. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r))))
  82. #define SMC_inw(a,z) ({ \
  83. unsigned int __p = (unsigned int)((a)->iobase + (z)); \
  84. unsigned int __v = *(volatile unsigned int *)((__p) & ~3); \
  85. if (__p & 3) __v >>= 16; \
  86. else __v &= 0xffff; \
  87. __v; })
  88. #define SMC_inb(a,p) ({ \
  89. unsigned int ___v = SMC_inw((a),(p) & ~1); \
  90. if ((p) & 1) ___v >>= 8; \
  91. else ___v &= 0xff; \
  92. ___v; })
  93. #else
  94. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r))))
  95. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+(r))))
  96. #define SMC_inb(a,p) ({ \
  97. unsigned int __p = (unsigned int)((a)->iobase + (p)); \
  98. unsigned int __v = *(volatile unsigned short *)((__p) & ~1); \
  99. if (__p & 1) __v >>= 8; \
  100. else __v &= 0xff; \
  101. __v; })
  102. #endif
  103. #ifdef CONFIG_XSENGINE
  104. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r<<1))) = d)
  105. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+(r<<1))) = d)
  106. #elif defined (CONFIG_XAENIAX)
  107. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r))) = d)
  108. #define SMC_outw(a,d,p) ({ \
  109. dword __dwo = SMC_inl((a),(p) & ~3); \
  110. dword __dwn = (word)(d); \
  111. __dwo &= ((p) & 3) ? 0x0000ffff : 0xffff0000; \
  112. __dwo |= ((p) & 3) ? __dwn << 16 : __dwn; \
  113. SMC_outl((a), __dwo, (p) & ~3); \
  114. })
  115. #else
  116. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r))) = d)
  117. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+(r))) = d)
  118. #endif
  119. #define SMC_outb(a,d,r) ({ word __d = (byte)(d); \
  120. word __w = SMC_inw((a),(r)&~1); \
  121. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  122. __w |= ((r)&1) ? __d<<8 : __d; \
  123. SMC_outw((a),__w,(r)&~1); \
  124. })
  125. #define SMC_outsl(a,r,b,l) ({ int __i; \
  126. dword *__b2; \
  127. __b2 = (dword *) b; \
  128. for (__i = 0; __i < l; __i++) { \
  129. SMC_outl((a), *(__b2 + __i), r); \
  130. } \
  131. })
  132. #define SMC_outsw(a,r,b,l) ({ int __i; \
  133. word *__b2; \
  134. __b2 = (word *) b; \
  135. for (__i = 0; __i < l; __i++) { \
  136. SMC_outw((a), *(__b2 + __i), r); \
  137. } \
  138. })
  139. #define SMC_insl(a,r,b,l) ({ int __i ; \
  140. dword *__b2; \
  141. __b2 = (dword *) b; \
  142. for (__i = 0; __i < l; __i++) { \
  143. *(__b2 + __i) = SMC_inl((a),(r)); \
  144. SMC_inl((a),0); \
  145. }; \
  146. })
  147. #define SMC_insw(a,r,b,l) ({ int __i ; \
  148. word *__b2; \
  149. __b2 = (word *) b; \
  150. for (__i = 0; __i < l; __i++) { \
  151. *(__b2 + __i) = SMC_inw((a),(r)); \
  152. SMC_inw((a),0); \
  153. }; \
  154. })
  155. #define SMC_insb(a,r,b,l) ({ int __i ; \
  156. byte *__b2; \
  157. __b2 = (byte *) b; \
  158. for (__i = 0; __i < l; __i++) { \
  159. *(__b2 + __i) = SMC_inb((a),(r)); \
  160. SMC_inb((a),0); \
  161. }; \
  162. })
  163. #elif defined(CONFIG_LEON) /* if not CONFIG_PXA250 */
  164. #define SMC_LEON_SWAP16(_x_) ({ word _x = (_x_); ((_x << 8) | (_x >> 8)); })
  165. #define SMC_LEON_SWAP32(_x_) \
  166. ({ dword _x = (_x_); \
  167. ((_x << 24) | \
  168. ((0x0000FF00UL & _x) << 8) | \
  169. ((0x00FF0000UL & _x) >> 8) | \
  170. (_x >> 24)); })
  171. #define SMC_inl(a,r) (SMC_LEON_SWAP32((*(volatile dword *)((a)->iobase+((r)<<0)))))
  172. #define SMC_inl_nosw(a,r) ((*(volatile dword *)((a)->iobase+((r)<<0))))
  173. #define SMC_inw(a,r) (SMC_LEON_SWAP16((*(volatile word *)((a)->iobase+((r)<<0)))))
  174. #define SMC_inw_nosw(a,r) ((*(volatile word *)((a)->iobase+((r)<<0))))
  175. #define SMC_inb(a,p) ({ \
  176. word ___v = SMC_inw((a),(p) & ~1); \
  177. if ((p) & 1) ___v >>= 8; \
  178. else ___v &= 0xff; \
  179. ___v; })
  180. #define SMC_outl(a,d,r) (*(volatile dword *)((a)->iobase+((r)<<0))=SMC_LEON_SWAP32(d))
  181. #define SMC_outl_nosw(a,d,r) (*(volatile dword *)((a)->iobase+((r)<<0))=(d))
  182. #define SMC_outw(a,d,r) (*(volatile word *)((a)->iobase+((r)<<0))=SMC_LEON_SWAP16(d))
  183. #define SMC_outw_nosw(a,d,r) (*(volatile word *)((a)->iobase+((r)<<0))=(d))
  184. #define SMC_outb(a,d,r) do{ word __d = (byte)(d); \
  185. word __w = SMC_inw((a),(r)&~1); \
  186. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  187. __w |= ((r)&1) ? __d<<8 : __d; \
  188. SMC_outw((a),__w,(r)&~1); \
  189. }while(0)
  190. #define SMC_outsl(a,r,b,l) do{ int __i; \
  191. dword *__b2; \
  192. __b2 = (dword *) b; \
  193. for (__i = 0; __i < l; __i++) { \
  194. SMC_outl_nosw((a), *(__b2 + __i), r); \
  195. } \
  196. }while(0)
  197. #define SMC_outsw(a,r,b,l) do{ int __i; \
  198. word *__b2; \
  199. __b2 = (word *) b; \
  200. for (__i = 0; __i < l; __i++) { \
  201. SMC_outw_nosw((a), *(__b2 + __i), r); \
  202. } \
  203. }while(0)
  204. #define SMC_insl(a,r,b,l) do{ int __i ; \
  205. dword *__b2; \
  206. __b2 = (dword *) b; \
  207. for (__i = 0; __i < l; __i++) { \
  208. *(__b2 + __i) = SMC_inl_nosw((a),(r)); \
  209. }; \
  210. }while(0)
  211. #define SMC_insw(a,r,b,l) do{ int __i ; \
  212. word *__b2; \
  213. __b2 = (word *) b; \
  214. for (__i = 0; __i < l; __i++) { \
  215. *(__b2 + __i) = SMC_inw_nosw((a),(r)); \
  216. }; \
  217. }while(0)
  218. #define SMC_insb(a,r,b,l) do{ int __i ; \
  219. byte *__b2; \
  220. __b2 = (byte *) b; \
  221. for (__i = 0; __i < l; __i++) { \
  222. *(__b2 + __i) = SMC_inb((a),(r)); \
  223. }; \
  224. }while(0)
  225. #else /* if not CONFIG_PXA250 and not CONFIG_LEON */
  226. #ifndef CONFIG_SMC_USE_IOFUNCS /* these macros don't work on some boards */
  227. /*
  228. * We have only 16 Bit PCMCIA access on Socket 0
  229. */
  230. #ifdef CONFIG_ADNPESC1
  231. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+((r)<<1))))
  232. #elif CONFIG_BLACKFIN
  233. #define SMC_inw(a,r) ({ word __v = (*((volatile word *)((a)->iobase+(r)))); SSYNC(); __v;})
  234. #else
  235. #define SMC_inw(a,r) (*((volatile word *)((a)->iobase+(r))))
  236. #endif
  237. #define SMC_inb(a,r) (((r)&1) ? SMC_inw((a),(r)&~1)>>8 : SMC_inw((a),(r)&0xFF))
  238. #ifdef CONFIG_ADNPESC1
  239. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+((r)<<1))) = d)
  240. #elif CONFIG_BLACKFIN
  241. #define SMC_outw(a,d,r) {(*((volatile word *)((a)->iobase+(r))) = d); SSYNC();}
  242. #else
  243. #define SMC_outw(a,d,r) (*((volatile word *)((a)->iobase+(r))) = d)
  244. #endif
  245. #define SMC_outb(a,d,r) ({ word __d = (byte)(d); \
  246. word __w = SMC_inw((a),(r)&~1); \
  247. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  248. __w |= ((r)&1) ? __d<<8 : __d; \
  249. SMC_outw((a),__w,(r)&~1); \
  250. })
  251. #if 0
  252. #define SMC_outsw(a,r,b,l) outsw((a)->iobase+(r), (b), (l))
  253. #else
  254. #define SMC_outsw(a,r,b,l) ({ int __i; \
  255. word *__b2; \
  256. __b2 = (word *) b; \
  257. for (__i = 0; __i < l; __i++) { \
  258. SMC_outw((a), *(__b2 + __i), r); \
  259. } \
  260. })
  261. #endif
  262. #if 0
  263. #define SMC_insw(a,r,b,l) insw((a)->iobase+(r), (b), (l))
  264. #else
  265. #define SMC_insw(a,r,b,l) ({ int __i ; \
  266. word *__b2; \
  267. __b2 = (word *) b; \
  268. for (__i = 0; __i < l; __i++) { \
  269. *(__b2 + __i) = SMC_inw((a),(r)); \
  270. SMC_inw((a),0); \
  271. }; \
  272. })
  273. #endif
  274. #endif /* CONFIG_SMC_USE_IOFUNCS */
  275. #if defined(CONFIG_SMC_USE_32_BIT)
  276. #ifdef CONFIG_XSENGINE
  277. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r<<1))))
  278. #else
  279. #define SMC_inl(a,r) (*((volatile dword *)((a)->iobase+(r))))
  280. #endif
  281. #define SMC_insl(a,r,b,l) ({ int __i ; \
  282. dword *__b2; \
  283. __b2 = (dword *) b; \
  284. for (__i = 0; __i < l; __i++) { \
  285. *(__b2 + __i) = SMC_inl((a),(r)); \
  286. SMC_inl((a),0); \
  287. }; \
  288. })
  289. #ifdef CONFIG_XSENGINE
  290. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r<<1))) = d)
  291. #else
  292. #define SMC_outl(a,d,r) (*((volatile dword *)((a)->iobase+(r))) = d)
  293. #endif
  294. #define SMC_outsl(a,r,b,l) ({ int __i; \
  295. dword *__b2; \
  296. __b2 = (dword *) b; \
  297. for (__i = 0; __i < l; __i++) { \
  298. SMC_outl((a), *(__b2 + __i), r); \
  299. } \
  300. })
  301. #endif /* CONFIG_SMC_USE_32_BIT */
  302. #endif
  303. /*---------------------------------------------------------------
  304. .
  305. . A description of the SMSC registers is probably in order here,
  306. . although for details, the SMC datasheet is invaluable.
  307. .
  308. . Basically, the chip has 4 banks of registers ( 0 to 3 ), which
  309. . are accessed by writing a number into the BANK_SELECT register
  310. . ( I also use a SMC_SELECT_BANK macro for this ).
  311. .
  312. . The banks are configured so that for most purposes, bank 2 is all
  313. . that is needed for simple run time tasks.
  314. -----------------------------------------------------------------------*/
  315. /*
  316. . Bank Select Register:
  317. .
  318. . yyyy yyyy 0000 00xx
  319. . xx = bank number
  320. . yyyy yyyy = 0x33, for identification purposes.
  321. */
  322. #define BANK_SELECT 14
  323. /* Transmit Control Register */
  324. /* BANK 0 */
  325. #define TCR_REG 0x0000 /* transmit control register */
  326. #define TCR_ENABLE 0x0001 /* When 1 we can transmit */
  327. #define TCR_LOOP 0x0002 /* Controls output pin LBK */
  328. #define TCR_FORCOL 0x0004 /* When 1 will force a collision */
  329. #define TCR_PAD_EN 0x0080 /* When 1 will pad tx frames < 64 bytes w/0 */
  330. #define TCR_NOCRC 0x0100 /* When 1 will not append CRC to tx frames */
  331. #define TCR_MON_CSN 0x0400 /* When 1 tx monitors carrier */
  332. #define TCR_FDUPLX 0x0800 /* When 1 enables full duplex operation */
  333. #define TCR_STP_SQET 0x1000 /* When 1 stops tx if Signal Quality Error */
  334. #define TCR_EPH_LOOP 0x2000 /* When 1 enables EPH block loopback */
  335. #define TCR_SWFDUP 0x8000 /* When 1 enables Switched Full Duplex mode */
  336. #define TCR_CLEAR 0 /* do NOTHING */
  337. /* the default settings for the TCR register : */
  338. /* QUESTION: do I want to enable padding of short packets ? */
  339. #define TCR_DEFAULT TCR_ENABLE
  340. /* EPH Status Register */
  341. /* BANK 0 */
  342. #define EPH_STATUS_REG 0x0002
  343. #define ES_TX_SUC 0x0001 /* Last TX was successful */
  344. #define ES_SNGL_COL 0x0002 /* Single collision detected for last tx */
  345. #define ES_MUL_COL 0x0004 /* Multiple collisions detected for last tx */
  346. #define ES_LTX_MULT 0x0008 /* Last tx was a multicast */
  347. #define ES_16COL 0x0010 /* 16 Collisions Reached */
  348. #define ES_SQET 0x0020 /* Signal Quality Error Test */
  349. #define ES_LTXBRD 0x0040 /* Last tx was a broadcast */
  350. #define ES_TXDEFR 0x0080 /* Transmit Deferred */
  351. #define ES_LATCOL 0x0200 /* Late collision detected on last tx */
  352. #define ES_LOSTCARR 0x0400 /* Lost Carrier Sense */
  353. #define ES_EXC_DEF 0x0800 /* Excessive Deferral */
  354. #define ES_CTR_ROL 0x1000 /* Counter Roll Over indication */
  355. #define ES_LINK_OK 0x4000 /* Driven by inverted value of nLNK pin */
  356. #define ES_TXUNRN 0x8000 /* Tx Underrun */
  357. /* Receive Control Register */
  358. /* BANK 0 */
  359. #define RCR_REG 0x0004
  360. #define RCR_RX_ABORT 0x0001 /* Set if a rx frame was aborted */
  361. #define RCR_PRMS 0x0002 /* Enable promiscuous mode */
  362. #define RCR_ALMUL 0x0004 /* When set accepts all multicast frames */
  363. #define RCR_RXEN 0x0100 /* IFF this is set, we can receive packets */
  364. #define RCR_STRIP_CRC 0x0200 /* When set strips CRC from rx packets */
  365. #define RCR_ABORT_ENB 0x0200 /* When set will abort rx on collision */
  366. #define RCR_FILT_CAR 0x0400 /* When set filters leading 12 bit s of carrier */
  367. #define RCR_SOFTRST 0x8000 /* resets the chip */
  368. /* the normal settings for the RCR register : */
  369. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  370. #define RCR_CLEAR 0x0 /* set it to a base state */
  371. /* Counter Register */
  372. /* BANK 0 */
  373. #define COUNTER_REG 0x0006
  374. /* Memory Information Register */
  375. /* BANK 0 */
  376. #define MIR_REG 0x0008
  377. /* Receive/Phy Control Register */
  378. /* BANK 0 */
  379. #define RPC_REG 0x000A
  380. #define RPC_SPEED 0x2000 /* When 1 PHY is in 100Mbps mode. */
  381. #define RPC_DPLX 0x1000 /* When 1 PHY is in Full-Duplex Mode */
  382. #define RPC_ANEG 0x0800 /* When 1 PHY is in Auto-Negotiate Mode */
  383. #define RPC_LSXA_SHFT 5 /* Bits to shift LS2A,LS1A,LS0A to lsb */
  384. #define RPC_LSXB_SHFT 2 /* Bits to get LS2B,LS1B,LS0B to lsb */
  385. #define RPC_LED_100_10 (0x00) /* LED = 100Mbps OR's with 10Mbps link detect */
  386. #define RPC_LED_RES (0x01) /* LED = Reserved */
  387. #define RPC_LED_10 (0x02) /* LED = 10Mbps link detect */
  388. #define RPC_LED_FD (0x03) /* LED = Full Duplex Mode */
  389. #define RPC_LED_TX_RX (0x04) /* LED = TX or RX packet occurred */
  390. #define RPC_LED_100 (0x05) /* LED = 100Mbps link dectect */
  391. #define RPC_LED_TX (0x06) /* LED = TX packet occurred */
  392. #define RPC_LED_RX (0x07) /* LED = RX packet occurred */
  393. #if defined(CONFIG_DK1C20) || defined(CONFIG_DK1S10)
  394. /* buggy schematic: LEDa -> yellow, LEDb --> green */
  395. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  396. | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
  397. | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
  398. #elif defined(CONFIG_ADNPESC1)
  399. /* SSV ADNP/ESC1 has only one LED: LEDa -> Rx/Tx indicator */
  400. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  401. | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
  402. | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
  403. #else
  404. /* SMSC reference design: LEDa --> green, LEDb --> yellow */
  405. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  406. | (RPC_LED_100_10 << RPC_LSXA_SHFT) \
  407. | (RPC_LED_TX_RX << RPC_LSXB_SHFT) )
  408. #endif
  409. /* Bank 0 0x000C is reserved */
  410. /* Bank Select Register */
  411. /* All Banks */
  412. #define BSR_REG 0x000E
  413. /* Configuration Reg */
  414. /* BANK 1 */
  415. #define CONFIG_REG 0x0000
  416. #define CONFIG_EXT_PHY 0x0200 /* 1=external MII, 0=internal Phy */
  417. #define CONFIG_GPCNTRL 0x0400 /* Inverse value drives pin nCNTRL */
  418. #define CONFIG_NO_WAIT 0x1000 /* When 1 no extra wait states on ISA bus */
  419. #define CONFIG_EPH_POWER_EN 0x8000 /* When 0 EPH is placed into low power mode. */
  420. /* Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low */
  421. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  422. /* Base Address Register */
  423. /* BANK 1 */
  424. #define BASE_REG 0x0002
  425. /* Individual Address Registers */
  426. /* BANK 1 */
  427. #define ADDR0_REG 0x0004
  428. #define ADDR1_REG 0x0006
  429. #define ADDR2_REG 0x0008
  430. /* General Purpose Register */
  431. /* BANK 1 */
  432. #define GP_REG 0x000A
  433. /* Control Register */
  434. /* BANK 1 */
  435. #define CTL_REG 0x000C
  436. #define CTL_RCV_BAD 0x4000 /* When 1 bad CRC packets are received */
  437. #define CTL_AUTO_RELEASE 0x0800 /* When 1 tx pages are released automatically */
  438. #define CTL_LE_ENABLE 0x0080 /* When 1 enables Link Error interrupt */
  439. #define CTL_CR_ENABLE 0x0040 /* When 1 enables Counter Rollover interrupt */
  440. #define CTL_TE_ENABLE 0x0020 /* When 1 enables Transmit Error interrupt */
  441. #define CTL_EEPROM_SELECT 0x0004 /* Controls EEPROM reload & store */
  442. #define CTL_RELOAD 0x0002 /* When set reads EEPROM into registers */
  443. #define CTL_STORE 0x0001 /* When set stores registers into EEPROM */
  444. #define CTL_DEFAULT (0x1A10) /* Autorelease enabled*/
  445. /* MMU Command Register */
  446. /* BANK 2 */
  447. #define MMU_CMD_REG 0x0000
  448. #define MC_BUSY 1 /* When 1 the last release has not completed */
  449. #define MC_NOP (0<<5) /* No Op */
  450. #define MC_ALLOC (1<<5) /* OR with number of 256 byte packets */
  451. #define MC_RESET (2<<5) /* Reset MMU to initial state */
  452. #define MC_REMOVE (3<<5) /* Remove the current rx packet */
  453. #define MC_RELEASE (4<<5) /* Remove and release the current rx packet */
  454. #define MC_FREEPKT (5<<5) /* Release packet in PNR register */
  455. #define MC_ENQUEUE (6<<5) /* Enqueue the packet for transmit */
  456. #define MC_RSTTXFIFO (7<<5) /* Reset the TX FIFOs */
  457. /* Packet Number Register */
  458. /* BANK 2 */
  459. #define PN_REG 0x0002
  460. /* Allocation Result Register */
  461. /* BANK 2 */
  462. #define AR_REG 0x0003
  463. #define AR_FAILED 0x80 /* Alocation Failed */
  464. /* RX FIFO Ports Register */
  465. /* BANK 2 */
  466. #define RXFIFO_REG 0x0004 /* Must be read as a word */
  467. #define RXFIFO_REMPTY 0x8000 /* RX FIFO Empty */
  468. /* TX FIFO Ports Register */
  469. /* BANK 2 */
  470. #define TXFIFO_REG RXFIFO_REG /* Must be read as a word */
  471. #define TXFIFO_TEMPTY 0x80 /* TX FIFO Empty */
  472. /* Pointer Register */
  473. /* BANK 2 */
  474. #define PTR_REG 0x0006
  475. #define PTR_RCV 0x8000 /* 1=Receive area, 0=Transmit area */
  476. #define PTR_AUTOINC 0x4000 /* Auto increment the pointer on each access */
  477. #define PTR_READ 0x2000 /* When 1 the operation is a read */
  478. #define PTR_NOTEMPTY 0x0800 /* When 1 _do not_ write fifo DATA REG */
  479. /* Data Register */
  480. /* BANK 2 */
  481. #define SMC91111_DATA_REG 0x0008
  482. /* Interrupt Status/Acknowledge Register */
  483. /* BANK 2 */
  484. #define SMC91111_INT_REG 0x000C
  485. /* Interrupt Mask Register */
  486. /* BANK 2 */
  487. #define IM_REG 0x000D
  488. #define IM_MDINT 0x80 /* PHY MI Register 18 Interrupt */
  489. #define IM_ERCV_INT 0x40 /* Early Receive Interrupt */
  490. #define IM_EPH_INT 0x20 /* Set by Etheret Protocol Handler section */
  491. #define IM_RX_OVRN_INT 0x10 /* Set by Receiver Overruns */
  492. #define IM_ALLOC_INT 0x08 /* Set when allocation request is completed */
  493. #define IM_TX_EMPTY_INT 0x04 /* Set if the TX FIFO goes empty */
  494. #define IM_TX_INT 0x02 /* Transmit Interrrupt */
  495. #define IM_RCV_INT 0x01 /* Receive Interrupt */
  496. /* Multicast Table Registers */
  497. /* BANK 3 */
  498. #define MCAST_REG1 0x0000
  499. #define MCAST_REG2 0x0002
  500. #define MCAST_REG3 0x0004
  501. #define MCAST_REG4 0x0006
  502. /* Management Interface Register (MII) */
  503. /* BANK 3 */
  504. #define MII_REG 0x0008
  505. #define MII_MSK_CRS100 0x4000 /* Disables CRS100 detection during tx half dup */
  506. #define MII_MDOE 0x0008 /* MII Output Enable */
  507. #define MII_MCLK 0x0004 /* MII Clock, pin MDCLK */
  508. #define MII_MDI 0x0002 /* MII Input, pin MDI */
  509. #define MII_MDO 0x0001 /* MII Output, pin MDO */
  510. /* Revision Register */
  511. /* BANK 3 */
  512. #define REV_REG 0x000A /* ( hi: chip id low: rev # ) */
  513. /* Early RCV Register */
  514. /* BANK 3 */
  515. /* this is NOT on SMC9192 */
  516. #define ERCV_REG 0x000C
  517. #define ERCV_RCV_DISCRD 0x0080 /* When 1 discards a packet being received */
  518. #define ERCV_THRESHOLD 0x001F /* ERCV Threshold Mask */
  519. /* External Register */
  520. /* BANK 7 */
  521. #define EXT_REG 0x0000
  522. #define CHIP_9192 3
  523. #define CHIP_9194 4
  524. #define CHIP_9195 5
  525. #define CHIP_9196 6
  526. #define CHIP_91100 7
  527. #define CHIP_91100FD 8
  528. #define CHIP_91111FD 9
  529. #if 0
  530. static const char * chip_ids[ 15 ] = {
  531. NULL, NULL, NULL,
  532. /* 3 */ "SMC91C90/91C92",
  533. /* 4 */ "SMC91C94",
  534. /* 5 */ "SMC91C95",
  535. /* 6 */ "SMC91C96",
  536. /* 7 */ "SMC91C100",
  537. /* 8 */ "SMC91C100FD",
  538. /* 9 */ "SMC91C111",
  539. NULL, NULL,
  540. NULL, NULL, NULL};
  541. #endif
  542. /*
  543. . Transmit status bits
  544. */
  545. #define TS_SUCCESS 0x0001
  546. #define TS_LOSTCAR 0x0400
  547. #define TS_LATCOL 0x0200
  548. #define TS_16COL 0x0010
  549. /*
  550. . Receive status bits
  551. */
  552. #define RS_ALGNERR 0x8000
  553. #define RS_BRODCAST 0x4000
  554. #define RS_BADCRC 0x2000
  555. #define RS_ODDFRAME 0x1000 /* bug: the LAN91C111 never sets this on receive */
  556. #define RS_TOOLONG 0x0800
  557. #define RS_TOOSHORT 0x0400
  558. #define RS_MULTICAST 0x0001
  559. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  560. /* PHY Types */
  561. enum {
  562. PHY_LAN83C183 = 1, /* LAN91C111 Internal PHY */
  563. PHY_LAN83C180
  564. };
  565. /* PHY Register Addresses (LAN91C111 Internal PHY) */
  566. /* PHY Control Register */
  567. #define PHY_CNTL_REG 0x00
  568. #define PHY_CNTL_RST 0x8000 /* 1=PHY Reset */
  569. #define PHY_CNTL_LPBK 0x4000 /* 1=PHY Loopback */
  570. #define PHY_CNTL_SPEED 0x2000 /* 1=100Mbps, 0=10Mpbs */
  571. #define PHY_CNTL_ANEG_EN 0x1000 /* 1=Enable Auto negotiation */
  572. #define PHY_CNTL_PDN 0x0800 /* 1=PHY Power Down mode */
  573. #define PHY_CNTL_MII_DIS 0x0400 /* 1=MII 4 bit interface disabled */
  574. #define PHY_CNTL_ANEG_RST 0x0200 /* 1=Reset Auto negotiate */
  575. #define PHY_CNTL_DPLX 0x0100 /* 1=Full Duplex, 0=Half Duplex */
  576. #define PHY_CNTL_COLTST 0x0080 /* 1= MII Colision Test */
  577. /* PHY Status Register */
  578. #define PHY_STAT_REG 0x01
  579. #define PHY_STAT_CAP_T4 0x8000 /* 1=100Base-T4 capable */
  580. #define PHY_STAT_CAP_TXF 0x4000 /* 1=100Base-X full duplex capable */
  581. #define PHY_STAT_CAP_TXH 0x2000 /* 1=100Base-X half duplex capable */
  582. #define PHY_STAT_CAP_TF 0x1000 /* 1=10Mbps full duplex capable */
  583. #define PHY_STAT_CAP_TH 0x0800 /* 1=10Mbps half duplex capable */
  584. #define PHY_STAT_CAP_SUPR 0x0040 /* 1=recv mgmt frames with not preamble */
  585. #define PHY_STAT_ANEG_ACK 0x0020 /* 1=ANEG has completed */
  586. #define PHY_STAT_REM_FLT 0x0010 /* 1=Remote Fault detected */
  587. #define PHY_STAT_CAP_ANEG 0x0008 /* 1=Auto negotiate capable */
  588. #define PHY_STAT_LINK 0x0004 /* 1=valid link */
  589. #define PHY_STAT_JAB 0x0002 /* 1=10Mbps jabber condition */
  590. #define PHY_STAT_EXREG 0x0001 /* 1=extended registers implemented */
  591. /* PHY Identifier Registers */
  592. #define PHY_ID1_REG 0x02 /* PHY Identifier 1 */
  593. #define PHY_ID2_REG 0x03 /* PHY Identifier 2 */
  594. /* PHY Auto-Negotiation Advertisement Register */
  595. #define PHY_AD_REG 0x04
  596. #define PHY_AD_NP 0x8000 /* 1=PHY requests exchange of Next Page */
  597. #define PHY_AD_ACK 0x4000 /* 1=got link code word from remote */
  598. #define PHY_AD_RF 0x2000 /* 1=advertise remote fault */
  599. #define PHY_AD_T4 0x0200 /* 1=PHY is capable of 100Base-T4 */
  600. #define PHY_AD_TX_FDX 0x0100 /* 1=PHY is capable of 100Base-TX FDPLX */
  601. #define PHY_AD_TX_HDX 0x0080 /* 1=PHY is capable of 100Base-TX HDPLX */
  602. #define PHY_AD_10_FDX 0x0040 /* 1=PHY is capable of 10Base-T FDPLX */
  603. #define PHY_AD_10_HDX 0x0020 /* 1=PHY is capable of 10Base-T HDPLX */
  604. #define PHY_AD_CSMA 0x0001 /* 1=PHY is capable of 802.3 CMSA */
  605. /* PHY Auto-negotiation Remote End Capability Register */
  606. #define PHY_RMT_REG 0x05
  607. /* Uses same bit definitions as PHY_AD_REG */
  608. /* PHY Configuration Register 1 */
  609. #define PHY_CFG1_REG 0x10
  610. #define PHY_CFG1_LNKDIS 0x8000 /* 1=Rx Link Detect Function disabled */
  611. #define PHY_CFG1_XMTDIS 0x4000 /* 1=TP Transmitter Disabled */
  612. #define PHY_CFG1_XMTPDN 0x2000 /* 1=TP Transmitter Powered Down */
  613. #define PHY_CFG1_BYPSCR 0x0400 /* 1=Bypass scrambler/descrambler */
  614. #define PHY_CFG1_UNSCDS 0x0200 /* 1=Unscramble Idle Reception Disable */
  615. #define PHY_CFG1_EQLZR 0x0100 /* 1=Rx Equalizer Disabled */
  616. #define PHY_CFG1_CABLE 0x0080 /* 1=STP(150ohm), 0=UTP(100ohm) */
  617. #define PHY_CFG1_RLVL0 0x0040 /* 1=Rx Squelch level reduced by 4.5db */
  618. #define PHY_CFG1_TLVL_SHIFT 2 /* Transmit Output Level Adjust */
  619. #define PHY_CFG1_TLVL_MASK 0x003C
  620. #define PHY_CFG1_TRF_MASK 0x0003 /* Transmitter Rise/Fall time */
  621. /* PHY Configuration Register 2 */
  622. #define PHY_CFG2_REG 0x11
  623. #define PHY_CFG2_APOLDIS 0x0020 /* 1=Auto Polarity Correction disabled */
  624. #define PHY_CFG2_JABDIS 0x0010 /* 1=Jabber disabled */
  625. #define PHY_CFG2_MREG 0x0008 /* 1=Multiple register access (MII mgt) */
  626. #define PHY_CFG2_INTMDIO 0x0004 /* 1=Interrupt signaled with MDIO pulseo */
  627. /* PHY Status Output (and Interrupt status) Register */
  628. #define PHY_INT_REG 0x12 /* Status Output (Interrupt Status) */
  629. #define PHY_INT_INT 0x8000 /* 1=bits have changed since last read */
  630. #define PHY_INT_LNKFAIL 0x4000 /* 1=Link Not detected */
  631. #define PHY_INT_LOSSSYNC 0x2000 /* 1=Descrambler has lost sync */
  632. #define PHY_INT_CWRD 0x1000 /* 1=Invalid 4B5B code detected on rx */
  633. #define PHY_INT_SSD 0x0800 /* 1=No Start Of Stream detected on rx */
  634. #define PHY_INT_ESD 0x0400 /* 1=No End Of Stream detected on rx */
  635. #define PHY_INT_RPOL 0x0200 /* 1=Reverse Polarity detected */
  636. #define PHY_INT_JAB 0x0100 /* 1=Jabber detected */
  637. #define PHY_INT_SPDDET 0x0080 /* 1=100Base-TX mode, 0=10Base-T mode */
  638. #define PHY_INT_DPLXDET 0x0040 /* 1=Device in Full Duplex */
  639. /* PHY Interrupt/Status Mask Register */
  640. #define PHY_MASK_REG 0x13 /* Interrupt Mask */
  641. /* Uses the same bit definitions as PHY_INT_REG */
  642. /*-------------------------------------------------------------------------
  643. . I define some macros to make it easier to do somewhat common
  644. . or slightly complicated, repeated tasks.
  645. --------------------------------------------------------------------------*/
  646. /* select a register bank, 0 to 3 */
  647. #define SMC_SELECT_BANK(a,x) { SMC_outw((a), (x), BANK_SELECT ); }
  648. /* this enables an interrupt in the interrupt mask register */
  649. #define SMC_ENABLE_INT(a,x) {\
  650. unsigned char mask;\
  651. SMC_SELECT_BANK((a),2);\
  652. mask = SMC_inb((a), IM_REG );\
  653. mask |= (x);\
  654. SMC_outb( (a), mask, IM_REG ); \
  655. }
  656. /* this disables an interrupt from the interrupt mask register */
  657. #define SMC_DISABLE_INT(a,x) {\
  658. unsigned char mask;\
  659. SMC_SELECT_BANK(2);\
  660. mask = SMC_inb( (a), IM_REG );\
  661. mask &= ~(x);\
  662. SMC_outb( (a), mask, IM_REG ); \
  663. }
  664. /*----------------------------------------------------------------------
  665. . Define the interrupts that I want to receive from the card
  666. .
  667. . I want:
  668. . IM_EPH_INT, for nasty errors
  669. . IM_RCV_INT, for happy received packets
  670. . IM_RX_OVRN_INT, because I have to kick the receiver
  671. . IM_MDINT, for PHY Register 18 Status Changes
  672. --------------------------------------------------------------------------*/
  673. #define SMC_INTERRUPT_MASK (IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | \
  674. IM_MDINT)
  675. #endif /* _SMC_91111_H_ */