lan91c96.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. /*------------------------------------------------------------------------
  2. * lan91c96.h
  3. *
  4. * (C) Copyright 2002
  5. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  6. * Rolf Offermanns <rof@sysgo.de>
  7. * Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
  8. * Developed by Simple Network Magic Corporation (SNMC)
  9. * Copyright (C) 1996 by Erik Stahlman (ES)
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * This file contains register information and access macros for
  26. * the LAN91C96 single chip ethernet controller. It is a modified
  27. * version of the smc9111.h file.
  28. *
  29. * Information contained in this file was obtained from the LAN91C96
  30. * manual from SMC. To get a copy, if you really want one, you can find
  31. * information under www.smsc.com.
  32. *
  33. * Authors
  34. * Erik Stahlman ( erik@vt.edu )
  35. * Daris A Nevil ( dnevil@snmc.com )
  36. *
  37. * History
  38. * 04/30/03 Mathijs Haarman Modified smc91111.h (u-boot version)
  39. * for lan91c96
  40. *-------------------------------------------------------------------------
  41. */
  42. #ifndef _LAN91C96_H_
  43. #define _LAN91C96_H_
  44. #include <asm/types.h>
  45. #include <asm/io.h>
  46. #include <config.h>
  47. /* I want some simple types */
  48. typedef unsigned char byte;
  49. typedef unsigned short word;
  50. typedef unsigned long int dword;
  51. /*
  52. * DEBUGGING LEVELS
  53. *
  54. * 0 for normal operation
  55. * 1 for slightly more details
  56. * >2 for various levels of increasingly useless information
  57. * 2 for interrupt tracking, status flags
  58. * 3 for packet info
  59. * 4 for complete packet dumps
  60. */
  61. /*#define SMC_DEBUG 0 */
  62. /* Because of bank switching, the LAN91xxx uses only 16 I/O ports */
  63. #define SMC_IO_EXTENT 16
  64. #ifdef CONFIG_PXA250
  65. #ifdef CONFIG_LUBBOCK
  66. #define SMC_IO_SHIFT 2
  67. #undef USE_32_BIT
  68. #else
  69. #define SMC_IO_SHIFT 0
  70. #endif
  71. #define SMCREG(edev, r) ((edev)->iobase+((r)<<SMC_IO_SHIFT))
  72. #define SMC_inl(edev, r) (*((volatile dword *)SMCREG(edev, r)))
  73. #define SMC_inw(edev, r) (*((volatile word *)SMCREG(edev, r)))
  74. #define SMC_inb(edev, p) ({ \
  75. unsigned int __p = p; \
  76. unsigned int __v = SMC_inw(edev, __p & ~1); \
  77. if (__p & 1) __v >>= 8; \
  78. else __v &= 0xff; \
  79. __v; })
  80. #define SMC_outl(edev, d, r) (*((volatile dword *)SMCREG(edev, r)) = d)
  81. #define SMC_outw(edev, d, r) (*((volatile word *)SMCREG(edev, r)) = d)
  82. #define SMC_outb(edev, d, r) ({ word __d = (byte)(d); \
  83. word __w = SMC_inw(edev, (r)&~1); \
  84. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  85. __w |= ((r)&1) ? __d<<8 : __d; \
  86. SMC_outw(edev, __w, (r)&~1); \
  87. })
  88. #define SMC_outsl(edev, r, b, l) ({ int __i; \
  89. dword *__b2; \
  90. __b2 = (dword *) b; \
  91. for (__i = 0; __i < l; __i++) { \
  92. SMC_outl(edev, *(__b2 + __i),\
  93. r); \
  94. } \
  95. })
  96. #define SMC_outsw(edev, r, b, l) ({ int __i; \
  97. word *__b2; \
  98. __b2 = (word *) b; \
  99. for (__i = 0; __i < l; __i++) { \
  100. SMC_outw(edev, *(__b2 + __i),\
  101. r); \
  102. } \
  103. })
  104. #define SMC_insl(edev, r, b, l) ({ int __i ; \
  105. dword *__b2; \
  106. __b2 = (dword *) b; \
  107. for (__i = 0; __i < l; __i++) { \
  108. *(__b2 + __i) = SMC_inl(edev,\
  109. r); \
  110. SMC_inl(edev, 0); \
  111. }; \
  112. })
  113. #define SMC_insw(edev, r, b, l) ({ int __i ; \
  114. word *__b2; \
  115. __b2 = (word *) b; \
  116. for (__i = 0; __i < l; __i++) { \
  117. *(__b2 + __i) = SMC_inw(edev,\
  118. r); \
  119. SMC_inw(edev, 0); \
  120. }; \
  121. })
  122. #define SMC_insb(edev, r, b, l) ({ int __i ; \
  123. byte *__b2; \
  124. __b2 = (byte *) b; \
  125. for (__i = 0; __i < l; __i++) { \
  126. *(__b2 + __i) = SMC_inb(edev,\
  127. r); \
  128. SMC_inb(edev, 0); \
  129. }; \
  130. })
  131. #else /* if not CONFIG_PXA250 */
  132. /*
  133. * We have only 16 Bit PCMCIA access on Socket 0
  134. */
  135. #define SMC_inw(edev, r) (*((volatile word *)((edev)->iobase+(r))))
  136. #define SMC_inb(edev, r) (((r)&1) ? SMC_inw(edev, (r)&~1)>>8 :\
  137. SMC_inw(edev, r)&0xFF)
  138. #define SMC_outw(edev, d, r) (*((volatile word *)((edev)->iobase+(r))) = d)
  139. #define SMC_outb(edev, d, r) ({ word __d = (byte)(d); \
  140. word __w = SMC_inw(edev, (r)&~1); \
  141. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  142. __w |= ((r)&1) ? __d<<8 : __d; \
  143. SMC_outw(edev, __w, (r)&~1); \
  144. })
  145. #define SMC_outsw(edev, r, b, l) ({ int __i; \
  146. word *__b2; \
  147. __b2 = (word *) b; \
  148. for (__i = 0; __i < l; __i++) { \
  149. SMC_outw(edev, *(__b2 + __i),\
  150. r); \
  151. } \
  152. })
  153. #define SMC_insw(edev, r, b, l) ({ int __i ; \
  154. word *__b2; \
  155. __b2 = (word *) b; \
  156. for (__i = 0; __i < l; __i++) { \
  157. *(__b2 + __i) = SMC_inw(edev,\
  158. r); \
  159. SMC_inw(edev, 0); \
  160. }; \
  161. })
  162. #endif
  163. /*
  164. ****************************************************************************
  165. * Bank Select Field
  166. ****************************************************************************
  167. */
  168. #define LAN91C96_BANK_SELECT 14 /* Bank Select Register */
  169. #define LAN91C96_BANKSELECT (0x3UC << 0)
  170. #define BANK0 0x00
  171. #define BANK1 0x01
  172. #define BANK2 0x02
  173. #define BANK3 0x03
  174. #define BANK4 0x04
  175. /*
  176. ****************************************************************************
  177. * EEPROM Addresses.
  178. ****************************************************************************
  179. */
  180. #define EEPROM_MAC_OFFSET_1 0x6020
  181. #define EEPROM_MAC_OFFSET_2 0x6021
  182. #define EEPROM_MAC_OFFSET_3 0x6022
  183. /*
  184. ****************************************************************************
  185. * Bank 0 Register Map in I/O Space
  186. ****************************************************************************
  187. */
  188. #define LAN91C96_TCR 0 /* Transmit Control Register */
  189. #define LAN91C96_EPH_STATUS 2 /* EPH Status Register */
  190. #define LAN91C96_RCR 4 /* Receive Control Register */
  191. #define LAN91C96_COUNTER 6 /* Counter Register */
  192. #define LAN91C96_MIR 8 /* Memory Information Register */
  193. #define LAN91C96_MCR 10 /* Memory Configuration Register */
  194. /*
  195. ****************************************************************************
  196. * Transmit Control Register - Bank 0 - Offset 0
  197. ****************************************************************************
  198. */
  199. #define LAN91C96_TCR_TXENA (0x1U << 0)
  200. #define LAN91C96_TCR_LOOP (0x1U << 1)
  201. #define LAN91C96_TCR_FORCOL (0x1U << 2)
  202. #define LAN91C96_TCR_TXP_EN (0x1U << 3)
  203. #define LAN91C96_TCR_PAD_EN (0x1U << 7)
  204. #define LAN91C96_TCR_NOCRC (0x1U << 8)
  205. #define LAN91C96_TCR_MON_CSN (0x1U << 10)
  206. #define LAN91C96_TCR_FDUPLX (0x1U << 11)
  207. #define LAN91C96_TCR_STP_SQET (0x1U << 12)
  208. #define LAN91C96_TCR_EPH_LOOP (0x1U << 13)
  209. #define LAN91C96_TCR_ETEN_TYPE (0x1U << 14)
  210. #define LAN91C96_TCR_FDSE (0x1U << 15)
  211. /*
  212. ****************************************************************************
  213. * EPH Status Register - Bank 0 - Offset 2
  214. ****************************************************************************
  215. */
  216. #define LAN91C96_EPHSR_TX_SUC (0x1U << 0)
  217. #define LAN91C96_EPHSR_SNGL_COL (0x1U << 1)
  218. #define LAN91C96_EPHSR_MUL_COL (0x1U << 2)
  219. #define LAN91C96_EPHSR_LTX_MULT (0x1U << 3)
  220. #define LAN91C96_EPHSR_16COL (0x1U << 4)
  221. #define LAN91C96_EPHSR_SQET (0x1U << 5)
  222. #define LAN91C96_EPHSR_LTX_BRD (0x1U << 6)
  223. #define LAN91C96_EPHSR_TX_DEFR (0x1U << 7)
  224. #define LAN91C96_EPHSR_WAKEUP (0x1U << 8)
  225. #define LAN91C96_EPHSR_LATCOL (0x1U << 9)
  226. #define LAN91C96_EPHSR_LOST_CARR (0x1U << 10)
  227. #define LAN91C96_EPHSR_EXC_DEF (0x1U << 11)
  228. #define LAN91C96_EPHSR_CTR_ROL (0x1U << 12)
  229. #define LAN91C96_EPHSR_LINK_OK (0x1U << 14)
  230. #define LAN91C96_EPHSR_TX_UNRN (0x1U << 15)
  231. #define LAN91C96_EPHSR_ERRORS (LAN91C96_EPHSR_SNGL_COL | \
  232. LAN91C96_EPHSR_MUL_COL | \
  233. LAN91C96_EPHSR_16COL | \
  234. LAN91C96_EPHSR_SQET | \
  235. LAN91C96_EPHSR_TX_DEFR | \
  236. LAN91C96_EPHSR_LATCOL | \
  237. LAN91C96_EPHSR_LOST_CARR | \
  238. LAN91C96_EPHSR_EXC_DEF | \
  239. LAN91C96_EPHSR_LINK_OK | \
  240. LAN91C96_EPHSR_TX_UNRN)
  241. /*
  242. ****************************************************************************
  243. * Receive Control Register - Bank 0 - Offset 4
  244. ****************************************************************************
  245. */
  246. #define LAN91C96_RCR_RX_ABORT (0x1U << 0)
  247. #define LAN91C96_RCR_PRMS (0x1U << 1)
  248. #define LAN91C96_RCR_ALMUL (0x1U << 2)
  249. #define LAN91C96_RCR_RXEN (0x1U << 8)
  250. #define LAN91C96_RCR_STRIP_CRC (0x1U << 9)
  251. #define LAN91C96_RCR_FILT_CAR (0x1U << 14)
  252. #define LAN91C96_RCR_SOFT_RST (0x1U << 15)
  253. /*
  254. ****************************************************************************
  255. * Counter Register - Bank 0 - Offset 6
  256. ****************************************************************************
  257. */
  258. #define LAN91C96_ECR_SNGL_COL (0xFU << 0)
  259. #define LAN91C96_ECR_MULT_COL (0xFU << 5)
  260. #define LAN91C96_ECR_DEF_TX (0xFU << 8)
  261. #define LAN91C96_ECR_EXC_DEF_TX (0xFU << 12)
  262. /*
  263. ****************************************************************************
  264. * Memory Information Register - Bank 0 - OFfset 8
  265. ****************************************************************************
  266. */
  267. #define LAN91C96_MIR_SIZE (0x18 << 0) /* 6144 bytes */
  268. /*
  269. ****************************************************************************
  270. * Memory Configuration Register - Bank 0 - Offset 10
  271. ****************************************************************************
  272. */
  273. #define LAN91C96_MCR_MEM_RES (0xFFU << 0)
  274. #define LAN91C96_MCR_MEM_MULT (0x3U << 9)
  275. #define LAN91C96_MCR_HIGH_ID (0x3U << 12)
  276. #define LAN91C96_MCR_TRANSMIT_PAGES 0x6
  277. /*
  278. ****************************************************************************
  279. * Bank 1 Register Map in I/O Space
  280. ****************************************************************************
  281. */
  282. #define LAN91C96_CONFIG 0 /* Configuration Register */
  283. #define LAN91C96_BASE 2 /* Base Address Register */
  284. #define LAN91C96_IA0 4 /* Individual Address Register - 0 */
  285. #define LAN91C96_IA1 5 /* Individual Address Register - 1 */
  286. #define LAN91C96_IA2 6 /* Individual Address Register - 2 */
  287. #define LAN91C96_IA3 7 /* Individual Address Register - 3 */
  288. #define LAN91C96_IA4 8 /* Individual Address Register - 4 */
  289. #define LAN91C96_IA5 9 /* Individual Address Register - 5 */
  290. #define LAN91C96_GEN_PURPOSE 10 /* General Address Registers */
  291. #define LAN91C96_CONTROL 12 /* Control Register */
  292. /*
  293. ****************************************************************************
  294. * Configuration Register - Bank 1 - Offset 0
  295. ****************************************************************************
  296. */
  297. #define LAN91C96_CR_INT_SEL0 (0x1U << 1)
  298. #define LAN91C96_CR_INT_SEL1 (0x1U << 2)
  299. #define LAN91C96_CR_RES (0x3U << 3)
  300. #define LAN91C96_CR_DIS_LINK (0x1U << 6)
  301. #define LAN91C96_CR_16BIT (0x1U << 7)
  302. #define LAN91C96_CR_AUI_SELECT (0x1U << 8)
  303. #define LAN91C96_CR_SET_SQLCH (0x1U << 9)
  304. #define LAN91C96_CR_FULL_STEP (0x1U << 10)
  305. #define LAN91C96_CR_NO_WAIT (0x1U << 12)
  306. /*
  307. ****************************************************************************
  308. * Base Address Register - Bank 1 - Offset 2
  309. ****************************************************************************
  310. */
  311. #define LAN91C96_BAR_RA_BITS (0x27U << 0)
  312. #define LAN91C96_BAR_ROM_SIZE (0x1U << 6)
  313. #define LAN91C96_BAR_A_BITS (0xFFU << 8)
  314. /*
  315. ****************************************************************************
  316. * Control Register - Bank 1 - Offset 12
  317. ****************************************************************************
  318. */
  319. #define LAN91C96_CTR_STORE (0x1U << 0)
  320. #define LAN91C96_CTR_RELOAD (0x1U << 1)
  321. #define LAN91C96_CTR_EEPROM (0x1U << 2)
  322. #define LAN91C96_CTR_TE_ENABLE (0x1U << 5)
  323. #define LAN91C96_CTR_CR_ENABLE (0x1U << 6)
  324. #define LAN91C96_CTR_LE_ENABLE (0x1U << 7)
  325. #define LAN91C96_CTR_BIT_8 (0x1U << 8)
  326. #define LAN91C96_CTR_AUTO_RELEASE (0x1U << 11)
  327. #define LAN91C96_CTR_WAKEUP_EN (0x1U << 12)
  328. #define LAN91C96_CTR_PWRDN (0x1U << 13)
  329. #define LAN91C96_CTR_RCV_BAD (0x1U << 14)
  330. /*
  331. ****************************************************************************
  332. * Bank 2 Register Map in I/O Space
  333. ****************************************************************************
  334. */
  335. #define LAN91C96_MMU 0 /* MMU Command Register */
  336. #define LAN91C96_AUTO_TX_START 1 /* Auto Tx Start Register */
  337. #define LAN91C96_PNR 2 /* Packet Number Register */
  338. #define LAN91C96_ARR 3 /* Allocation Result Register */
  339. #define LAN91C96_FIFO 4 /* FIFO Ports Register */
  340. #define LAN91C96_POINTER 6 /* Pointer Register */
  341. #define LAN91C96_DATA_HIGH 8 /* Data High Register */
  342. #define LAN91C96_DATA_LOW 10 /* Data Low Register */
  343. #define LAN91C96_INT_STATS 12 /* Interrupt Status Register - RO */
  344. #define LAN91C96_INT_ACK 12 /* Interrupt Acknowledge Register -WO */
  345. #define LAN91C96_INT_MASK 13 /* Interrupt Mask Register */
  346. /*
  347. ****************************************************************************
  348. * MMU Command Register - Bank 2 - Offset 0
  349. ****************************************************************************
  350. */
  351. #define LAN91C96_MMUCR_NO_BUSY (0x1U << 0)
  352. #define LAN91C96_MMUCR_N1 (0x1U << 1)
  353. #define LAN91C96_MMUCR_N2 (0x1U << 2)
  354. #define LAN91C96_MMUCR_COMMAND (0xFU << 4)
  355. #define LAN91C96_MMUCR_ALLOC_TX (0x2U << 4) /* WXYZ = 0010 */
  356. #define LAN91C96_MMUCR_RESET_MMU (0x4U << 4) /* WXYZ = 0100 */
  357. #define LAN91C96_MMUCR_REMOVE_RX (0x6U << 4) /* WXYZ = 0110 */
  358. #define LAN91C96_MMUCR_REMOVE_TX (0x7U << 4) /* WXYZ = 0111 */
  359. #define LAN91C96_MMUCR_RELEASE_RX (0x8U << 4) /* WXYZ = 1000 */
  360. #define LAN91C96_MMUCR_RELEASE_TX (0xAU << 4) /* WXYZ = 1010 */
  361. #define LAN91C96_MMUCR_ENQUEUE (0xCU << 4) /* WXYZ = 1100 */
  362. #define LAN91C96_MMUCR_RESET_TX (0xEU << 4) /* WXYZ = 1110 */
  363. /*
  364. ****************************************************************************
  365. * Auto Tx Start Register - Bank 2 - Offset 1
  366. ****************************************************************************
  367. */
  368. #define LAN91C96_AUTOTX (0xFFU << 0)
  369. /*
  370. ****************************************************************************
  371. * Packet Number Register - Bank 2 - Offset 2
  372. ****************************************************************************
  373. */
  374. #define LAN91C96_PNR_TX (0x1FU << 0)
  375. /*
  376. ****************************************************************************
  377. * Allocation Result Register - Bank 2 - Offset 3
  378. ****************************************************************************
  379. */
  380. #define LAN91C96_ARR_ALLOC_PN (0x7FU << 0)
  381. #define LAN91C96_ARR_FAILED (0x1U << 7)
  382. /*
  383. ****************************************************************************
  384. * FIFO Ports Register - Bank 2 - Offset 4
  385. ****************************************************************************
  386. */
  387. #define LAN91C96_FIFO_TX_DONE_PN (0x1FU << 0)
  388. #define LAN91C96_FIFO_TEMPTY (0x1U << 7)
  389. #define LAN91C96_FIFO_RX_DONE_PN (0x1FU << 8)
  390. #define LAN91C96_FIFO_RXEMPTY (0x1U << 15)
  391. /*
  392. ****************************************************************************
  393. * Pointer Register - Bank 2 - Offset 6
  394. ****************************************************************************
  395. */
  396. #define LAN91C96_PTR_LOW (0xFFU << 0)
  397. #define LAN91C96_PTR_HIGH (0x7U << 8)
  398. #define LAN91C96_PTR_AUTO_TX (0x1U << 11)
  399. #define LAN91C96_PTR_ETEN (0x1U << 12)
  400. #define LAN91C96_PTR_READ (0x1U << 13)
  401. #define LAN91C96_PTR_AUTO_INCR (0x1U << 14)
  402. #define LAN91C96_PTR_RCV (0x1U << 15)
  403. #define LAN91C96_PTR_RX_FRAME (LAN91C96_PTR_RCV | \
  404. LAN91C96_PTR_AUTO_INCR | \
  405. LAN91C96_PTR_READ)
  406. /*
  407. ****************************************************************************
  408. * Data Register - Bank 2 - Offset 8
  409. ****************************************************************************
  410. */
  411. #define LAN91C96_CONTROL_CRC (0x1U << 4) /* CRC bit */
  412. #define LAN91C96_CONTROL_ODD (0x1U << 5) /* ODD bit */
  413. /*
  414. ****************************************************************************
  415. * Interrupt Status Register - Bank 2 - Offset 12
  416. ****************************************************************************
  417. */
  418. #define LAN91C96_IST_RCV_INT (0x1U << 0)
  419. #define LAN91C96_IST_TX_INT (0x1U << 1)
  420. #define LAN91C96_IST_TX_EMPTY_INT (0x1U << 2)
  421. #define LAN91C96_IST_ALLOC_INT (0x1U << 3)
  422. #define LAN91C96_IST_RX_OVRN_INT (0x1U << 4)
  423. #define LAN91C96_IST_EPH_INT (0x1U << 5)
  424. #define LAN91C96_IST_ERCV_INT (0x1U << 6)
  425. #define LAN91C96_IST_RX_IDLE_INT (0x1U << 7)
  426. /*
  427. ****************************************************************************
  428. * Interrupt Acknowledge Register - Bank 2 - Offset 12
  429. ****************************************************************************
  430. */
  431. #define LAN91C96_ACK_TX_INT (0x1U << 1)
  432. #define LAN91C96_ACK_TX_EMPTY_INT (0x1U << 2)
  433. #define LAN91C96_ACK_RX_OVRN_INT (0x1U << 4)
  434. #define LAN91C96_ACK_ERCV_INT (0x1U << 6)
  435. /*
  436. ****************************************************************************
  437. * Interrupt Mask Register - Bank 2 - Offset 13
  438. ****************************************************************************
  439. */
  440. #define LAN91C96_MSK_RCV_INT (0x1U << 0)
  441. #define LAN91C96_MSK_TX_INT (0x1U << 1)
  442. #define LAN91C96_MSK_TX_EMPTY_INT (0x1U << 2)
  443. #define LAN91C96_MSK_ALLOC_INT (0x1U << 3)
  444. #define LAN91C96_MSK_RX_OVRN_INT (0x1U << 4)
  445. #define LAN91C96_MSK_EPH_INT (0x1U << 5)
  446. #define LAN91C96_MSK_ERCV_INT (0x1U << 6)
  447. #define LAN91C96_MSK_TX_IDLE_INT (0x1U << 7)
  448. /*
  449. ****************************************************************************
  450. * Bank 3 Register Map in I/O Space
  451. **************************************************************************
  452. */
  453. #define LAN91C96_MGMT_MDO (0x1U << 0)
  454. #define LAN91C96_MGMT_MDI (0x1U << 1)
  455. #define LAN91C96_MGMT_MCLK (0x1U << 2)
  456. #define LAN91C96_MGMT_MDOE (0x1U << 3)
  457. #define LAN91C96_MGMT_LOW_ID (0x3U << 4)
  458. #define LAN91C96_MGMT_IOS0 (0x1U << 8)
  459. #define LAN91C96_MGMT_IOS1 (0x1U << 9)
  460. #define LAN91C96_MGMT_IOS2 (0x1U << 10)
  461. #define LAN91C96_MGMT_nXNDEC (0x1U << 11)
  462. #define LAN91C96_MGMT_HIGH_ID (0x3U << 12)
  463. /*
  464. ****************************************************************************
  465. * Revision Register - Bank 3 - Offset 10
  466. ****************************************************************************
  467. */
  468. #define LAN91C96_REV_REVID (0xFU << 0)
  469. #define LAN91C96_REV_CHIPID (0xFU << 4)
  470. /*
  471. ****************************************************************************
  472. * Early RCV Register - Bank 3 - Offset 12
  473. ****************************************************************************
  474. */
  475. #define LAN91C96_ERCV_THRESHOLD (0x1FU << 0)
  476. #define LAN91C96_ERCV_RCV_DISCRD (0x1U << 7)
  477. /*
  478. ****************************************************************************
  479. * PCMCIA Configuration Registers
  480. ****************************************************************************
  481. */
  482. #define LAN91C96_ECOR 0x8000 /* Ethernet Configuration Register */
  483. #define LAN91C96_ECSR 0x8002 /* Ethernet Configuration and Status */
  484. /*
  485. ****************************************************************************
  486. * PCMCIA Ethernet Configuration Option Register (ECOR)
  487. ****************************************************************************
  488. */
  489. #define LAN91C96_ECOR_ENABLE (0x1U << 0)
  490. #define LAN91C96_ECOR_WR_ATTRIB (0x1U << 2)
  491. #define LAN91C96_ECOR_LEVEL_REQ (0x1U << 6)
  492. #define LAN91C96_ECOR_SRESET (0x1U << 7)
  493. /*
  494. ****************************************************************************
  495. * PCMCIA Ethernet Configuration and Status Register (ECSR)
  496. ****************************************************************************
  497. */
  498. #define LAN91C96_ECSR_INTR (0x1U << 1)
  499. #define LAN91C96_ECSR_PWRDWN (0x1U << 2)
  500. #define LAN91C96_ECSR_IOIS8 (0x1U << 5)
  501. /*
  502. ****************************************************************************
  503. * Receive Frame Status Word - See page 38 of the LAN91C96 specification.
  504. ****************************************************************************
  505. */
  506. #define LAN91C96_TOO_SHORT (0x1U << 10)
  507. #define LAN91C96_TOO_LONG (0x1U << 11)
  508. #define LAN91C96_ODD_FRM (0x1U << 12)
  509. #define LAN91C96_BAD_CRC (0x1U << 13)
  510. #define LAN91C96_BROD_CAST (0x1U << 14)
  511. #define LAN91C96_ALGN_ERR (0x1U << 15)
  512. #define FRAME_FILTER (LAN91C96_TOO_SHORT | LAN91C96_TOO_LONG | LAN91C96_BAD_CRC | LAN91C96_ALGN_ERR)
  513. /*
  514. ****************************************************************************
  515. * Default MAC Address
  516. ****************************************************************************
  517. */
  518. #define MAC_DEF_HI 0x0800
  519. #define MAC_DEF_MED 0x3333
  520. #define MAC_DEF_LO 0x0100
  521. /*
  522. ****************************************************************************
  523. * Default I/O Signature - 0x33
  524. ****************************************************************************
  525. */
  526. #define LAN91C96_LOW_SIGNATURE (0x33U << 0)
  527. #define LAN91C96_HIGH_SIGNATURE (0x33U << 8)
  528. #define LAN91C96_SIGNATURE (LAN91C96_HIGH_SIGNATURE | LAN91C96_LOW_SIGNATURE)
  529. #define LAN91C96_MAX_PAGES 6 /* Maximum number of 256 pages. */
  530. #define ETHERNET_MAX_LENGTH 1514
  531. /*-------------------------------------------------------------------------
  532. * I define some macros to make it easier to do somewhat common
  533. * or slightly complicated, repeated tasks.
  534. *-------------------------------------------------------------------------
  535. */
  536. /* select a register bank, 0 to 3 */
  537. #define SMC_SELECT_BANK(edev, x) { SMC_outw(edev, x, LAN91C96_BANK_SELECT); }
  538. /* this enables an interrupt in the interrupt mask register */
  539. #define SMC_ENABLE_INT(edev, x) {\
  540. unsigned char mask;\
  541. SMC_SELECT_BANK(edev, 2);\
  542. mask = SMC_inb(edev, LAN91C96_INT_MASK);\
  543. mask |= (x);\
  544. SMC_outb(edev, mask, LAN91C96_INT_MASK); \
  545. }
  546. /* this disables an interrupt from the interrupt mask register */
  547. #define SMC_DISABLE_INT(edev, x) {\
  548. unsigned char mask;\
  549. SMC_SELECT_BANK(edev, 2);\
  550. mask = SMC_inb(edev, LAN91C96_INT_MASK);\
  551. mask &= ~(x);\
  552. SMC_outb(edev, mask, LAN91C96_INT_MASK); \
  553. }
  554. /*----------------------------------------------------------------------
  555. * Define the interrupts that I want to receive from the card
  556. *
  557. * I want:
  558. * LAN91C96_IST_EPH_INT, for nasty errors
  559. * LAN91C96_IST_RCV_INT, for happy received packets
  560. * LAN91C96_IST_RX_OVRN_INT, because I have to kick the receiver
  561. *-------------------------------------------------------------------------
  562. */
  563. #define SMC_INTERRUPT_MASK (LAN91C96_IST_EPH_INT | LAN91C96_IST_RX_OVRN_INT | LAN91C96_IST_RCV_INT)
  564. #endif /* _LAN91C96_H_ */