ops2.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768
  1. /****************************************************************************
  2. *
  3. * Realmode X86 Emulator Library
  4. *
  5. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  6. * Jason Jin <Jason.jin@freescale.com>
  7. *
  8. * Copyright (C) 1991-2004 SciTech Software, Inc.
  9. * Copyright (C) David Mosberger-Tang
  10. * Copyright (C) 1999 Egbert Eich
  11. *
  12. * ========================================================================
  13. *
  14. * Permission to use, copy, modify, distribute, and sell this software and
  15. * its documentation for any purpose is hereby granted without fee,
  16. * provided that the above copyright notice appear in all copies and that
  17. * both that copyright notice and this permission notice appear in
  18. * supporting documentation, and that the name of the authors not be used
  19. * in advertising or publicity pertaining to distribution of the software
  20. * without specific, written prior permission. The authors makes no
  21. * representations about the suitability of this software for any purpose.
  22. * It is provided "as is" without express or implied warranty.
  23. *
  24. * THE AUTHORS DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  25. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  26. * EVENT SHALL THE AUTHORS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  27. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF
  28. * USE, DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR
  29. * OTHER TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  30. * PERFORMANCE OF THIS SOFTWARE.
  31. *
  32. * ========================================================================
  33. *
  34. * Language: ANSI C
  35. * Environment: Any
  36. * Developer: Kendall Bennett
  37. *
  38. * Description: This file includes subroutines to implement the decoding
  39. * and emulation of all the x86 extended two-byte processor
  40. * instructions.
  41. *
  42. ****************************************************************************/
  43. #include <common.h>
  44. #include "x86emu/x86emui.h"
  45. /*----------------------------- Implementation ----------------------------*/
  46. /****************************************************************************
  47. PARAMETERS:
  48. op1 - Instruction op code
  49. REMARKS:
  50. Handles illegal opcodes.
  51. ****************************************************************************/
  52. void x86emuOp2_illegal_op(
  53. u8 op2)
  54. {
  55. START_OF_INSTR();
  56. DECODE_PRINTF("ILLEGAL EXTENDED X86 OPCODE\n");
  57. TRACE_REGS();
  58. printk("%04x:%04x: %02X ILLEGAL EXTENDED X86 OPCODE!\n",
  59. M.x86.R_CS, M.x86.R_IP-2,op2);
  60. HALT_SYS();
  61. END_OF_INSTR();
  62. }
  63. #define xorl(a,b) ((a) && !(b)) || (!(a) && (b))
  64. /****************************************************************************
  65. REMARKS:
  66. Handles opcode 0x0f,0x80-0x8F
  67. ****************************************************************************/
  68. int x86emu_check_jump_condition(u8 op)
  69. {
  70. switch (op) {
  71. case 0x0:
  72. DECODE_PRINTF("JO\t");
  73. return ACCESS_FLAG(F_OF);
  74. case 0x1:
  75. DECODE_PRINTF("JNO\t");
  76. return !ACCESS_FLAG(F_OF);
  77. break;
  78. case 0x2:
  79. DECODE_PRINTF("JB\t");
  80. return ACCESS_FLAG(F_CF);
  81. break;
  82. case 0x3:
  83. DECODE_PRINTF("JNB\t");
  84. return !ACCESS_FLAG(F_CF);
  85. break;
  86. case 0x4:
  87. DECODE_PRINTF("JZ\t");
  88. return ACCESS_FLAG(F_ZF);
  89. break;
  90. case 0x5:
  91. DECODE_PRINTF("JNZ\t");
  92. return !ACCESS_FLAG(F_ZF);
  93. break;
  94. case 0x6:
  95. DECODE_PRINTF("JBE\t");
  96. return ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF);
  97. break;
  98. case 0x7:
  99. DECODE_PRINTF("JNBE\t");
  100. return !(ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF));
  101. break;
  102. case 0x8:
  103. DECODE_PRINTF("JS\t");
  104. return ACCESS_FLAG(F_SF);
  105. break;
  106. case 0x9:
  107. DECODE_PRINTF("JNS\t");
  108. return !ACCESS_FLAG(F_SF);
  109. break;
  110. case 0xa:
  111. DECODE_PRINTF("JP\t");
  112. return ACCESS_FLAG(F_PF);
  113. break;
  114. case 0xb:
  115. DECODE_PRINTF("JNP\t");
  116. return !ACCESS_FLAG(F_PF);
  117. break;
  118. case 0xc:
  119. DECODE_PRINTF("JL\t");
  120. return xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  121. break;
  122. case 0xd:
  123. DECODE_PRINTF("JNL\t");
  124. return !xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  125. break;
  126. case 0xe:
  127. DECODE_PRINTF("JLE\t");
  128. return (xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  129. ACCESS_FLAG(F_ZF));
  130. break;
  131. default:
  132. DECODE_PRINTF("JNLE\t");
  133. return !(xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  134. ACCESS_FLAG(F_ZF));
  135. }
  136. }
  137. void x86emuOp2_long_jump(u8 op2)
  138. {
  139. s32 target;
  140. int cond;
  141. /* conditional jump to word offset. */
  142. START_OF_INSTR();
  143. cond = x86emu_check_jump_condition(op2 & 0xF);
  144. target = (s16) fetch_word_imm();
  145. target += (s16) M.x86.R_IP;
  146. DECODE_PRINTF2("%04x\n", target);
  147. TRACE_AND_STEP();
  148. if (cond)
  149. M.x86.R_IP = (u16)target;
  150. DECODE_CLEAR_SEGOVR();
  151. END_OF_INSTR();
  152. }
  153. /****************************************************************************
  154. REMARKS:
  155. Handles opcode 0x0f,0x90-0x9F
  156. ****************************************************************************/
  157. void x86emuOp2_set_byte(u8 op2)
  158. {
  159. int mod, rl, rh;
  160. uint destoffset;
  161. u8 *destreg;
  162. char *name = 0;
  163. int cond = 0;
  164. START_OF_INSTR();
  165. switch (op2) {
  166. case 0x90:
  167. name = "SETO\t";
  168. cond = ACCESS_FLAG(F_OF);
  169. break;
  170. case 0x91:
  171. name = "SETNO\t";
  172. cond = !ACCESS_FLAG(F_OF);
  173. break;
  174. case 0x92:
  175. name = "SETB\t";
  176. cond = ACCESS_FLAG(F_CF);
  177. break;
  178. case 0x93:
  179. name = "SETNB\t";
  180. cond = !ACCESS_FLAG(F_CF);
  181. break;
  182. case 0x94:
  183. name = "SETZ\t";
  184. cond = ACCESS_FLAG(F_ZF);
  185. break;
  186. case 0x95:
  187. name = "SETNZ\t";
  188. cond = !ACCESS_FLAG(F_ZF);
  189. break;
  190. case 0x96:
  191. name = "SETBE\t";
  192. cond = ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF);
  193. break;
  194. case 0x97:
  195. name = "SETNBE\t";
  196. cond = !(ACCESS_FLAG(F_CF) || ACCESS_FLAG(F_ZF));
  197. break;
  198. case 0x98:
  199. name = "SETS\t";
  200. cond = ACCESS_FLAG(F_SF);
  201. break;
  202. case 0x99:
  203. name = "SETNS\t";
  204. cond = !ACCESS_FLAG(F_SF);
  205. break;
  206. case 0x9a:
  207. name = "SETP\t";
  208. cond = ACCESS_FLAG(F_PF);
  209. break;
  210. case 0x9b:
  211. name = "SETNP\t";
  212. cond = !ACCESS_FLAG(F_PF);
  213. break;
  214. case 0x9c:
  215. name = "SETL\t";
  216. cond = xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  217. break;
  218. case 0x9d:
  219. name = "SETNL\t";
  220. cond = !xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF));
  221. break;
  222. case 0x9e:
  223. name = "SETLE\t";
  224. cond = (xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  225. ACCESS_FLAG(F_ZF));
  226. break;
  227. case 0x9f:
  228. name = "SETNLE\t";
  229. cond = !(xorl(ACCESS_FLAG(F_SF), ACCESS_FLAG(F_OF)) ||
  230. ACCESS_FLAG(F_ZF));
  231. break;
  232. }
  233. DECODE_PRINTF(name);
  234. FETCH_DECODE_MODRM(mod, rh, rl);
  235. if (mod < 3) {
  236. destoffset = decode_rmXX_address(mod, rl);
  237. TRACE_AND_STEP();
  238. store_data_byte(destoffset, cond ? 0x01 : 0x00);
  239. } else { /* register to register */
  240. destreg = DECODE_RM_BYTE_REGISTER(rl);
  241. TRACE_AND_STEP();
  242. *destreg = cond ? 0x01 : 0x00;
  243. }
  244. DECODE_CLEAR_SEGOVR();
  245. END_OF_INSTR();
  246. }
  247. /****************************************************************************
  248. REMARKS:
  249. Handles opcode 0x0f,0xa0
  250. ****************************************************************************/
  251. void x86emuOp2_push_FS(u8 X86EMU_UNUSED(op2))
  252. {
  253. START_OF_INSTR();
  254. DECODE_PRINTF("PUSH\tFS\n");
  255. TRACE_AND_STEP();
  256. push_word(M.x86.R_FS);
  257. DECODE_CLEAR_SEGOVR();
  258. END_OF_INSTR();
  259. }
  260. /****************************************************************************
  261. REMARKS:
  262. Handles opcode 0x0f,0xa1
  263. ****************************************************************************/
  264. void x86emuOp2_pop_FS(u8 X86EMU_UNUSED(op2))
  265. {
  266. START_OF_INSTR();
  267. DECODE_PRINTF("POP\tFS\n");
  268. TRACE_AND_STEP();
  269. M.x86.R_FS = pop_word();
  270. DECODE_CLEAR_SEGOVR();
  271. END_OF_INSTR();
  272. }
  273. /****************************************************************************
  274. REMARKS:
  275. Handles opcode 0x0f,0xa3
  276. ****************************************************************************/
  277. void x86emuOp2_bt_R(u8 X86EMU_UNUSED(op2))
  278. {
  279. int mod, rl, rh;
  280. uint srcoffset;
  281. int bit,disp;
  282. START_OF_INSTR();
  283. DECODE_PRINTF("BT\t");
  284. FETCH_DECODE_MODRM(mod, rh, rl);
  285. if (mod < 3) {
  286. srcoffset = decode_rmXX_address(mod, rl);
  287. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  288. u32 srcval;
  289. u32 *shiftreg;
  290. DECODE_PRINTF(",");
  291. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  292. TRACE_AND_STEP();
  293. bit = *shiftreg & 0x1F;
  294. disp = (s16)*shiftreg >> 5;
  295. srcval = fetch_data_long(srcoffset+disp);
  296. CONDITIONAL_SET_FLAG(srcval & (0x1 << bit),F_CF);
  297. } else {
  298. u16 srcval;
  299. u16 *shiftreg;
  300. DECODE_PRINTF(",");
  301. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  302. TRACE_AND_STEP();
  303. bit = *shiftreg & 0xF;
  304. disp = (s16)*shiftreg >> 4;
  305. srcval = fetch_data_word(srcoffset+disp);
  306. CONDITIONAL_SET_FLAG(srcval & (0x1 << bit),F_CF);
  307. }
  308. } else { /* register to register */
  309. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  310. u32 *srcreg,*shiftreg;
  311. srcreg = DECODE_RM_LONG_REGISTER(rl);
  312. DECODE_PRINTF(",");
  313. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  314. TRACE_AND_STEP();
  315. bit = *shiftreg & 0x1F;
  316. CONDITIONAL_SET_FLAG(*srcreg & (0x1 << bit),F_CF);
  317. } else {
  318. u16 *srcreg,*shiftreg;
  319. srcreg = DECODE_RM_WORD_REGISTER(rl);
  320. DECODE_PRINTF(",");
  321. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  322. TRACE_AND_STEP();
  323. bit = *shiftreg & 0xF;
  324. CONDITIONAL_SET_FLAG(*srcreg & (0x1 << bit),F_CF);
  325. }
  326. }
  327. DECODE_CLEAR_SEGOVR();
  328. END_OF_INSTR();
  329. }
  330. /****************************************************************************
  331. REMARKS:
  332. Handles opcode 0x0f,0xa4
  333. ****************************************************************************/
  334. void x86emuOp2_shld_IMM(u8 X86EMU_UNUSED(op2))
  335. {
  336. int mod, rl, rh;
  337. uint destoffset;
  338. u8 shift;
  339. START_OF_INSTR();
  340. DECODE_PRINTF("SHLD\t");
  341. FETCH_DECODE_MODRM(mod, rh, rl);
  342. if (mod < 3) {
  343. destoffset = decode_rmXX_address(mod, rl);
  344. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  345. u32 destval;
  346. u32 *shiftreg;
  347. DECODE_PRINTF(",");
  348. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  349. DECODE_PRINTF(",");
  350. shift = fetch_byte_imm();
  351. DECODE_PRINTF2("%d\n", shift);
  352. TRACE_AND_STEP();
  353. destval = fetch_data_long(destoffset);
  354. destval = shld_long(destval,*shiftreg,shift);
  355. store_data_long(destoffset, destval);
  356. } else {
  357. u16 destval;
  358. u16 *shiftreg;
  359. DECODE_PRINTF(",");
  360. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  361. DECODE_PRINTF(",");
  362. shift = fetch_byte_imm();
  363. DECODE_PRINTF2("%d\n", shift);
  364. TRACE_AND_STEP();
  365. destval = fetch_data_word(destoffset);
  366. destval = shld_word(destval,*shiftreg,shift);
  367. store_data_word(destoffset, destval);
  368. }
  369. } else { /* register to register */
  370. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  371. u32 *destreg,*shiftreg;
  372. destreg = DECODE_RM_LONG_REGISTER(rl);
  373. DECODE_PRINTF(",");
  374. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  375. DECODE_PRINTF(",");
  376. shift = fetch_byte_imm();
  377. DECODE_PRINTF2("%d\n", shift);
  378. TRACE_AND_STEP();
  379. *destreg = shld_long(*destreg,*shiftreg,shift);
  380. } else {
  381. u16 *destreg,*shiftreg;
  382. destreg = DECODE_RM_WORD_REGISTER(rl);
  383. DECODE_PRINTF(",");
  384. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  385. DECODE_PRINTF(",");
  386. shift = fetch_byte_imm();
  387. DECODE_PRINTF2("%d\n", shift);
  388. TRACE_AND_STEP();
  389. *destreg = shld_word(*destreg,*shiftreg,shift);
  390. }
  391. }
  392. DECODE_CLEAR_SEGOVR();
  393. END_OF_INSTR();
  394. }
  395. /****************************************************************************
  396. REMARKS:
  397. Handles opcode 0x0f,0xa5
  398. ****************************************************************************/
  399. void x86emuOp2_shld_CL(u8 X86EMU_UNUSED(op2))
  400. {
  401. int mod, rl, rh;
  402. uint destoffset;
  403. START_OF_INSTR();
  404. DECODE_PRINTF("SHLD\t");
  405. FETCH_DECODE_MODRM(mod, rh, rl);
  406. if (mod < 3) {
  407. destoffset = decode_rmXX_address(mod, rl);
  408. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  409. u32 destval;
  410. u32 *shiftreg;
  411. DECODE_PRINTF(",");
  412. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  413. DECODE_PRINTF(",CL\n");
  414. TRACE_AND_STEP();
  415. destval = fetch_data_long(destoffset);
  416. destval = shld_long(destval,*shiftreg,M.x86.R_CL);
  417. store_data_long(destoffset, destval);
  418. } else {
  419. u16 destval;
  420. u16 *shiftreg;
  421. DECODE_PRINTF(",");
  422. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  423. DECODE_PRINTF(",CL\n");
  424. TRACE_AND_STEP();
  425. destval = fetch_data_word(destoffset);
  426. destval = shld_word(destval,*shiftreg,M.x86.R_CL);
  427. store_data_word(destoffset, destval);
  428. }
  429. } else { /* register to register */
  430. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  431. u32 *destreg,*shiftreg;
  432. destreg = DECODE_RM_LONG_REGISTER(rl);
  433. DECODE_PRINTF(",");
  434. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  435. DECODE_PRINTF(",CL\n");
  436. TRACE_AND_STEP();
  437. *destreg = shld_long(*destreg,*shiftreg,M.x86.R_CL);
  438. } else {
  439. u16 *destreg,*shiftreg;
  440. destreg = DECODE_RM_WORD_REGISTER(rl);
  441. DECODE_PRINTF(",");
  442. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  443. DECODE_PRINTF(",CL\n");
  444. TRACE_AND_STEP();
  445. *destreg = shld_word(*destreg,*shiftreg,M.x86.R_CL);
  446. }
  447. }
  448. DECODE_CLEAR_SEGOVR();
  449. END_OF_INSTR();
  450. }
  451. /****************************************************************************
  452. REMARKS:
  453. Handles opcode 0x0f,0xa8
  454. ****************************************************************************/
  455. void x86emuOp2_push_GS(u8 X86EMU_UNUSED(op2))
  456. {
  457. START_OF_INSTR();
  458. DECODE_PRINTF("PUSH\tGS\n");
  459. TRACE_AND_STEP();
  460. push_word(M.x86.R_GS);
  461. DECODE_CLEAR_SEGOVR();
  462. END_OF_INSTR();
  463. }
  464. /****************************************************************************
  465. REMARKS:
  466. Handles opcode 0x0f,0xa9
  467. ****************************************************************************/
  468. void x86emuOp2_pop_GS(u8 X86EMU_UNUSED(op2))
  469. {
  470. START_OF_INSTR();
  471. DECODE_PRINTF("POP\tGS\n");
  472. TRACE_AND_STEP();
  473. M.x86.R_GS = pop_word();
  474. DECODE_CLEAR_SEGOVR();
  475. END_OF_INSTR();
  476. }
  477. /****************************************************************************
  478. REMARKS:
  479. Handles opcode 0x0f,0xaa
  480. ****************************************************************************/
  481. void x86emuOp2_bts_R(u8 X86EMU_UNUSED(op2))
  482. {
  483. int mod, rl, rh;
  484. uint srcoffset;
  485. int bit,disp;
  486. START_OF_INSTR();
  487. DECODE_PRINTF("BTS\t");
  488. FETCH_DECODE_MODRM(mod, rh, rl);
  489. if (mod < 3) {
  490. srcoffset = decode_rmXX_address(mod, rl);
  491. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  492. u32 srcval,mask;
  493. u32 *shiftreg;
  494. DECODE_PRINTF(",");
  495. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  496. TRACE_AND_STEP();
  497. bit = *shiftreg & 0x1F;
  498. disp = (s16)*shiftreg >> 5;
  499. srcval = fetch_data_long(srcoffset+disp);
  500. mask = (0x1 << bit);
  501. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  502. store_data_long(srcoffset+disp, srcval | mask);
  503. } else {
  504. u16 srcval,mask;
  505. u16 *shiftreg;
  506. DECODE_PRINTF(",");
  507. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  508. TRACE_AND_STEP();
  509. bit = *shiftreg & 0xF;
  510. disp = (s16)*shiftreg >> 4;
  511. srcval = fetch_data_word(srcoffset+disp);
  512. mask = (u16)(0x1 << bit);
  513. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  514. store_data_word(srcoffset+disp, srcval | mask);
  515. }
  516. } else { /* register to register */
  517. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  518. u32 *srcreg,*shiftreg;
  519. u32 mask;
  520. srcreg = DECODE_RM_LONG_REGISTER(rl);
  521. DECODE_PRINTF(",");
  522. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  523. TRACE_AND_STEP();
  524. bit = *shiftreg & 0x1F;
  525. mask = (0x1 << bit);
  526. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  527. *srcreg |= mask;
  528. } else {
  529. u16 *srcreg,*shiftreg;
  530. u16 mask;
  531. srcreg = DECODE_RM_WORD_REGISTER(rl);
  532. DECODE_PRINTF(",");
  533. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  534. TRACE_AND_STEP();
  535. bit = *shiftreg & 0xF;
  536. mask = (u16)(0x1 << bit);
  537. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  538. *srcreg |= mask;
  539. }
  540. }
  541. DECODE_CLEAR_SEGOVR();
  542. END_OF_INSTR();
  543. }
  544. /****************************************************************************
  545. REMARKS:
  546. Handles opcode 0x0f,0xac
  547. ****************************************************************************/
  548. void x86emuOp2_shrd_IMM(u8 X86EMU_UNUSED(op2))
  549. {
  550. int mod, rl, rh;
  551. uint destoffset;
  552. u8 shift;
  553. START_OF_INSTR();
  554. DECODE_PRINTF("SHLD\t");
  555. FETCH_DECODE_MODRM(mod, rh, rl);
  556. if (mod < 3) {
  557. destoffset = decode_rmXX_address(mod, rl);
  558. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  559. u32 destval;
  560. u32 *shiftreg;
  561. DECODE_PRINTF(",");
  562. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  563. DECODE_PRINTF(",");
  564. shift = fetch_byte_imm();
  565. DECODE_PRINTF2("%d\n", shift);
  566. TRACE_AND_STEP();
  567. destval = fetch_data_long(destoffset);
  568. destval = shrd_long(destval,*shiftreg,shift);
  569. store_data_long(destoffset, destval);
  570. } else {
  571. u16 destval;
  572. u16 *shiftreg;
  573. DECODE_PRINTF(",");
  574. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  575. DECODE_PRINTF(",");
  576. shift = fetch_byte_imm();
  577. DECODE_PRINTF2("%d\n", shift);
  578. TRACE_AND_STEP();
  579. destval = fetch_data_word(destoffset);
  580. destval = shrd_word(destval,*shiftreg,shift);
  581. store_data_word(destoffset, destval);
  582. }
  583. } else { /* register to register */
  584. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  585. u32 *destreg,*shiftreg;
  586. destreg = DECODE_RM_LONG_REGISTER(rl);
  587. DECODE_PRINTF(",");
  588. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  589. DECODE_PRINTF(",");
  590. shift = fetch_byte_imm();
  591. DECODE_PRINTF2("%d\n", shift);
  592. TRACE_AND_STEP();
  593. *destreg = shrd_long(*destreg,*shiftreg,shift);
  594. } else {
  595. u16 *destreg,*shiftreg;
  596. destreg = DECODE_RM_WORD_REGISTER(rl);
  597. DECODE_PRINTF(",");
  598. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  599. DECODE_PRINTF(",");
  600. shift = fetch_byte_imm();
  601. DECODE_PRINTF2("%d\n", shift);
  602. TRACE_AND_STEP();
  603. *destreg = shrd_word(*destreg,*shiftreg,shift);
  604. }
  605. }
  606. DECODE_CLEAR_SEGOVR();
  607. END_OF_INSTR();
  608. }
  609. /****************************************************************************
  610. REMARKS:
  611. Handles opcode 0x0f,0xad
  612. ****************************************************************************/
  613. void x86emuOp2_shrd_CL(u8 X86EMU_UNUSED(op2))
  614. {
  615. int mod, rl, rh;
  616. uint destoffset;
  617. START_OF_INSTR();
  618. DECODE_PRINTF("SHLD\t");
  619. FETCH_DECODE_MODRM(mod, rh, rl);
  620. if (mod < 3) {
  621. destoffset = decode_rmXX_address(mod, rl);
  622. DECODE_PRINTF(",");
  623. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  624. u32 destval;
  625. u32 *shiftreg;
  626. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  627. DECODE_PRINTF(",CL\n");
  628. TRACE_AND_STEP();
  629. destval = fetch_data_long(destoffset);
  630. destval = shrd_long(destval,*shiftreg,M.x86.R_CL);
  631. store_data_long(destoffset, destval);
  632. } else {
  633. u16 destval;
  634. u16 *shiftreg;
  635. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  636. DECODE_PRINTF(",CL\n");
  637. TRACE_AND_STEP();
  638. destval = fetch_data_word(destoffset);
  639. destval = shrd_word(destval,*shiftreg,M.x86.R_CL);
  640. store_data_word(destoffset, destval);
  641. }
  642. } else { /* register to register */
  643. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  644. u32 *destreg,*shiftreg;
  645. destreg = DECODE_RM_LONG_REGISTER(rl);
  646. DECODE_PRINTF(",");
  647. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  648. DECODE_PRINTF(",CL\n");
  649. TRACE_AND_STEP();
  650. *destreg = shrd_long(*destreg,*shiftreg,M.x86.R_CL);
  651. } else {
  652. u16 *destreg,*shiftreg;
  653. destreg = DECODE_RM_WORD_REGISTER(rl);
  654. DECODE_PRINTF(",");
  655. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  656. DECODE_PRINTF(",CL\n");
  657. TRACE_AND_STEP();
  658. *destreg = shrd_word(*destreg,*shiftreg,M.x86.R_CL);
  659. }
  660. }
  661. DECODE_CLEAR_SEGOVR();
  662. END_OF_INSTR();
  663. }
  664. /****************************************************************************
  665. REMARKS:
  666. Handles opcode 0x0f,0xaf
  667. ****************************************************************************/
  668. void x86emuOp2_imul_R_RM(u8 X86EMU_UNUSED(op2))
  669. {
  670. int mod, rl, rh;
  671. uint srcoffset;
  672. START_OF_INSTR();
  673. DECODE_PRINTF("IMUL\t");
  674. FETCH_DECODE_MODRM(mod, rh, rl);
  675. if (mod < 3) {
  676. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  677. u32 *destreg;
  678. u32 srcval;
  679. u32 res_lo,res_hi;
  680. destreg = DECODE_RM_LONG_REGISTER(rh);
  681. DECODE_PRINTF(",");
  682. srcoffset = decode_rmXX_address(mod, rl);
  683. srcval = fetch_data_long(srcoffset);
  684. TRACE_AND_STEP();
  685. imul_long_direct(&res_lo,&res_hi,(s32)*destreg,(s32)srcval);
  686. if (res_hi != 0) {
  687. SET_FLAG(F_CF);
  688. SET_FLAG(F_OF);
  689. } else {
  690. CLEAR_FLAG(F_CF);
  691. CLEAR_FLAG(F_OF);
  692. }
  693. *destreg = (u32)res_lo;
  694. } else {
  695. u16 *destreg;
  696. u16 srcval;
  697. u32 res;
  698. destreg = DECODE_RM_WORD_REGISTER(rh);
  699. DECODE_PRINTF(",");
  700. srcoffset = decode_rmXX_address(mod, rl);
  701. srcval = fetch_data_word(srcoffset);
  702. TRACE_AND_STEP();
  703. res = (s16)*destreg * (s16)srcval;
  704. if (res > 0xFFFF) {
  705. SET_FLAG(F_CF);
  706. SET_FLAG(F_OF);
  707. } else {
  708. CLEAR_FLAG(F_CF);
  709. CLEAR_FLAG(F_OF);
  710. }
  711. *destreg = (u16)res;
  712. }
  713. } else { /* register to register */
  714. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  715. u32 *destreg,*srcreg;
  716. u32 res_lo,res_hi;
  717. destreg = DECODE_RM_LONG_REGISTER(rh);
  718. DECODE_PRINTF(",");
  719. srcreg = DECODE_RM_LONG_REGISTER(rl);
  720. TRACE_AND_STEP();
  721. imul_long_direct(&res_lo,&res_hi,(s32)*destreg,(s32)*srcreg);
  722. if (res_hi != 0) {
  723. SET_FLAG(F_CF);
  724. SET_FLAG(F_OF);
  725. } else {
  726. CLEAR_FLAG(F_CF);
  727. CLEAR_FLAG(F_OF);
  728. }
  729. *destreg = (u32)res_lo;
  730. } else {
  731. u16 *destreg,*srcreg;
  732. u32 res;
  733. destreg = DECODE_RM_WORD_REGISTER(rh);
  734. DECODE_PRINTF(",");
  735. srcreg = DECODE_RM_WORD_REGISTER(rl);
  736. res = (s16)*destreg * (s16)*srcreg;
  737. if (res > 0xFFFF) {
  738. SET_FLAG(F_CF);
  739. SET_FLAG(F_OF);
  740. } else {
  741. CLEAR_FLAG(F_CF);
  742. CLEAR_FLAG(F_OF);
  743. }
  744. *destreg = (u16)res;
  745. }
  746. }
  747. DECODE_CLEAR_SEGOVR();
  748. END_OF_INSTR();
  749. }
  750. /****************************************************************************
  751. REMARKS:
  752. Handles opcode 0x0f,0xb2
  753. ****************************************************************************/
  754. void x86emuOp2_lss_R_IMM(u8 X86EMU_UNUSED(op2))
  755. {
  756. int mod, rh, rl;
  757. u16 *dstreg;
  758. uint srcoffset;
  759. START_OF_INSTR();
  760. DECODE_PRINTF("LSS\t");
  761. FETCH_DECODE_MODRM(mod, rh, rl);
  762. if (mod < 3) {
  763. dstreg = DECODE_RM_WORD_REGISTER(rh);
  764. DECODE_PRINTF(",");
  765. srcoffset = decode_rmXX_address(mod, rl);
  766. DECODE_PRINTF("\n");
  767. TRACE_AND_STEP();
  768. *dstreg = fetch_data_word(srcoffset);
  769. M.x86.R_SS = fetch_data_word(srcoffset + 2);
  770. } else { /* register to register */
  771. /* UNDEFINED! */
  772. TRACE_AND_STEP();
  773. }
  774. DECODE_CLEAR_SEGOVR();
  775. END_OF_INSTR();
  776. }
  777. /****************************************************************************
  778. REMARKS:
  779. Handles opcode 0x0f,0xb3
  780. ****************************************************************************/
  781. void x86emuOp2_btr_R(u8 X86EMU_UNUSED(op2))
  782. {
  783. int mod, rl, rh;
  784. uint srcoffset;
  785. int bit,disp;
  786. START_OF_INSTR();
  787. DECODE_PRINTF("BTR\t");
  788. FETCH_DECODE_MODRM(mod, rh, rl);
  789. if (mod < 3) {
  790. srcoffset = decode_rmXX_address(mod, rl);
  791. DECODE_PRINTF(",");
  792. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  793. u32 srcval,mask;
  794. u32 *shiftreg;
  795. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  796. TRACE_AND_STEP();
  797. bit = *shiftreg & 0x1F;
  798. disp = (s16)*shiftreg >> 5;
  799. srcval = fetch_data_long(srcoffset+disp);
  800. mask = (0x1 << bit);
  801. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  802. store_data_long(srcoffset+disp, srcval & ~mask);
  803. } else {
  804. u16 srcval,mask;
  805. u16 *shiftreg;
  806. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  807. TRACE_AND_STEP();
  808. bit = *shiftreg & 0xF;
  809. disp = (s16)*shiftreg >> 4;
  810. srcval = fetch_data_word(srcoffset+disp);
  811. mask = (u16)(0x1 << bit);
  812. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  813. store_data_word(srcoffset+disp, (u16)(srcval & ~mask));
  814. }
  815. } else { /* register to register */
  816. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  817. u32 *srcreg,*shiftreg;
  818. u32 mask;
  819. srcreg = DECODE_RM_LONG_REGISTER(rl);
  820. DECODE_PRINTF(",");
  821. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  822. TRACE_AND_STEP();
  823. bit = *shiftreg & 0x1F;
  824. mask = (0x1 << bit);
  825. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  826. *srcreg &= ~mask;
  827. } else {
  828. u16 *srcreg,*shiftreg;
  829. u16 mask;
  830. srcreg = DECODE_RM_WORD_REGISTER(rl);
  831. DECODE_PRINTF(",");
  832. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  833. TRACE_AND_STEP();
  834. bit = *shiftreg & 0xF;
  835. mask = (u16)(0x1 << bit);
  836. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  837. *srcreg &= ~mask;
  838. }
  839. }
  840. DECODE_CLEAR_SEGOVR();
  841. END_OF_INSTR();
  842. }
  843. /****************************************************************************
  844. REMARKS:
  845. Handles opcode 0x0f,0xb4
  846. ****************************************************************************/
  847. void x86emuOp2_lfs_R_IMM(u8 X86EMU_UNUSED(op2))
  848. {
  849. int mod, rh, rl;
  850. u16 *dstreg;
  851. uint srcoffset;
  852. START_OF_INSTR();
  853. DECODE_PRINTF("LFS\t");
  854. FETCH_DECODE_MODRM(mod, rh, rl);
  855. if (mod < 3) {
  856. dstreg = DECODE_RM_WORD_REGISTER(rh);
  857. DECODE_PRINTF(",");
  858. srcoffset = decode_rmXX_address(mod, rl);
  859. DECODE_PRINTF("\n");
  860. TRACE_AND_STEP();
  861. *dstreg = fetch_data_word(srcoffset);
  862. M.x86.R_FS = fetch_data_word(srcoffset + 2);
  863. } else { /* register to register */
  864. /* UNDEFINED! */
  865. TRACE_AND_STEP();
  866. }
  867. DECODE_CLEAR_SEGOVR();
  868. END_OF_INSTR();
  869. }
  870. /****************************************************************************
  871. REMARKS:
  872. Handles opcode 0x0f,0xb5
  873. ****************************************************************************/
  874. void x86emuOp2_lgs_R_IMM(u8 X86EMU_UNUSED(op2))
  875. {
  876. int mod, rh, rl;
  877. u16 *dstreg;
  878. uint srcoffset;
  879. START_OF_INSTR();
  880. DECODE_PRINTF("LGS\t");
  881. FETCH_DECODE_MODRM(mod, rh, rl);
  882. if (mod < 3) {
  883. dstreg = DECODE_RM_WORD_REGISTER(rh);
  884. DECODE_PRINTF(",");
  885. srcoffset = decode_rmXX_address(mod, rl);
  886. DECODE_PRINTF("\n");
  887. TRACE_AND_STEP();
  888. *dstreg = fetch_data_word(srcoffset);
  889. M.x86.R_GS = fetch_data_word(srcoffset + 2);
  890. } else { /* register to register */
  891. /* UNDEFINED! */
  892. TRACE_AND_STEP();
  893. }
  894. DECODE_CLEAR_SEGOVR();
  895. END_OF_INSTR();
  896. }
  897. /****************************************************************************
  898. REMARKS:
  899. Handles opcode 0x0f,0xb6
  900. ****************************************************************************/
  901. void x86emuOp2_movzx_byte_R_RM(u8 X86EMU_UNUSED(op2))
  902. {
  903. int mod, rl, rh;
  904. uint srcoffset;
  905. START_OF_INSTR();
  906. DECODE_PRINTF("MOVZX\t");
  907. FETCH_DECODE_MODRM(mod, rh, rl);
  908. if (mod < 3) {
  909. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  910. u32 *destreg;
  911. u32 srcval;
  912. destreg = DECODE_RM_LONG_REGISTER(rh);
  913. DECODE_PRINTF(",");
  914. srcoffset = decode_rmXX_address(mod, rl);
  915. srcval = fetch_data_byte(srcoffset);
  916. DECODE_PRINTF("\n");
  917. TRACE_AND_STEP();
  918. *destreg = srcval;
  919. } else {
  920. u16 *destreg;
  921. u16 srcval;
  922. destreg = DECODE_RM_WORD_REGISTER(rh);
  923. DECODE_PRINTF(",");
  924. srcoffset = decode_rmXX_address(mod, rl);
  925. srcval = fetch_data_byte(srcoffset);
  926. DECODE_PRINTF("\n");
  927. TRACE_AND_STEP();
  928. *destreg = srcval;
  929. }
  930. } else { /* register to register */
  931. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  932. u32 *destreg;
  933. u8 *srcreg;
  934. destreg = DECODE_RM_LONG_REGISTER(rh);
  935. DECODE_PRINTF(",");
  936. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  937. DECODE_PRINTF("\n");
  938. TRACE_AND_STEP();
  939. *destreg = *srcreg;
  940. } else {
  941. u16 *destreg;
  942. u8 *srcreg;
  943. destreg = DECODE_RM_WORD_REGISTER(rh);
  944. DECODE_PRINTF(",");
  945. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  946. DECODE_PRINTF("\n");
  947. TRACE_AND_STEP();
  948. *destreg = *srcreg;
  949. }
  950. }
  951. DECODE_CLEAR_SEGOVR();
  952. END_OF_INSTR();
  953. }
  954. /****************************************************************************
  955. REMARKS:
  956. Handles opcode 0x0f,0xb7
  957. ****************************************************************************/
  958. void x86emuOp2_movzx_word_R_RM(u8 X86EMU_UNUSED(op2))
  959. {
  960. int mod, rl, rh;
  961. uint srcoffset;
  962. u32 *destreg;
  963. u32 srcval;
  964. u16 *srcreg;
  965. START_OF_INSTR();
  966. DECODE_PRINTF("MOVZX\t");
  967. FETCH_DECODE_MODRM(mod, rh, rl);
  968. if (mod < 3) {
  969. destreg = DECODE_RM_LONG_REGISTER(rh);
  970. DECODE_PRINTF(",");
  971. srcoffset = decode_rmXX_address(mod, rl);
  972. srcval = fetch_data_word(srcoffset);
  973. DECODE_PRINTF("\n");
  974. TRACE_AND_STEP();
  975. *destreg = srcval;
  976. } else { /* register to register */
  977. destreg = DECODE_RM_LONG_REGISTER(rh);
  978. DECODE_PRINTF(",");
  979. srcreg = DECODE_RM_WORD_REGISTER(rl);
  980. DECODE_PRINTF("\n");
  981. TRACE_AND_STEP();
  982. *destreg = *srcreg;
  983. }
  984. DECODE_CLEAR_SEGOVR();
  985. END_OF_INSTR();
  986. }
  987. /****************************************************************************
  988. REMARKS:
  989. Handles opcode 0x0f,0xba
  990. ****************************************************************************/
  991. void x86emuOp2_btX_I(u8 X86EMU_UNUSED(op2))
  992. {
  993. int mod, rl, rh;
  994. uint srcoffset;
  995. u8 shift;
  996. int bit;
  997. START_OF_INSTR();
  998. FETCH_DECODE_MODRM(mod, rh, rl);
  999. switch (rh) {
  1000. case 4:
  1001. DECODE_PRINTF("BT\t");
  1002. break;
  1003. case 5:
  1004. DECODE_PRINTF("BTS\t");
  1005. break;
  1006. case 6:
  1007. DECODE_PRINTF("BTR\t");
  1008. break;
  1009. case 7:
  1010. DECODE_PRINTF("BTC\t");
  1011. break;
  1012. default:
  1013. DECODE_PRINTF("ILLEGAL EXTENDED X86 OPCODE\n");
  1014. TRACE_REGS();
  1015. printk("%04x:%04x: %02X%02X ILLEGAL EXTENDED X86 OPCODE EXTENSION!\n",
  1016. M.x86.R_CS, M.x86.R_IP-3,op2, (mod<<6)|(rh<<3)|rl);
  1017. HALT_SYS();
  1018. }
  1019. if (mod < 3) {
  1020. srcoffset = decode_rmXX_address(mod, rl);
  1021. shift = fetch_byte_imm();
  1022. DECODE_PRINTF2(",%d\n", shift);
  1023. TRACE_AND_STEP();
  1024. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1025. u32 srcval, mask;
  1026. bit = shift & 0x1F;
  1027. srcval = fetch_data_long(srcoffset);
  1028. mask = (0x1 << bit);
  1029. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1030. switch (rh) {
  1031. case 5:
  1032. store_data_long(srcoffset, srcval | mask);
  1033. break;
  1034. case 6:
  1035. store_data_long(srcoffset, srcval & ~mask);
  1036. break;
  1037. case 7:
  1038. store_data_long(srcoffset, srcval ^ mask);
  1039. break;
  1040. default:
  1041. break;
  1042. }
  1043. } else {
  1044. u16 srcval, mask;
  1045. bit = shift & 0xF;
  1046. srcval = fetch_data_word(srcoffset);
  1047. mask = (0x1 << bit);
  1048. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1049. switch (rh) {
  1050. case 5:
  1051. store_data_word(srcoffset, srcval | mask);
  1052. break;
  1053. case 6:
  1054. store_data_word(srcoffset, srcval & ~mask);
  1055. break;
  1056. case 7:
  1057. store_data_word(srcoffset, srcval ^ mask);
  1058. break;
  1059. default:
  1060. break;
  1061. }
  1062. }
  1063. } else { /* register to register */
  1064. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1065. u32 *srcreg;
  1066. u32 mask;
  1067. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1068. shift = fetch_byte_imm();
  1069. DECODE_PRINTF2(",%d\n", shift);
  1070. TRACE_AND_STEP();
  1071. bit = shift & 0x1F;
  1072. mask = (0x1 << bit);
  1073. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1074. switch (rh) {
  1075. case 5:
  1076. *srcreg |= mask;
  1077. break;
  1078. case 6:
  1079. *srcreg &= ~mask;
  1080. break;
  1081. case 7:
  1082. *srcreg ^= mask;
  1083. break;
  1084. default:
  1085. break;
  1086. }
  1087. } else {
  1088. u16 *srcreg;
  1089. u16 mask;
  1090. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1091. shift = fetch_byte_imm();
  1092. DECODE_PRINTF2(",%d\n", shift);
  1093. TRACE_AND_STEP();
  1094. bit = shift & 0xF;
  1095. mask = (0x1 << bit);
  1096. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1097. switch (rh) {
  1098. case 5:
  1099. *srcreg |= mask;
  1100. break;
  1101. case 6:
  1102. *srcreg &= ~mask;
  1103. break;
  1104. case 7:
  1105. *srcreg ^= mask;
  1106. break;
  1107. default:
  1108. break;
  1109. }
  1110. }
  1111. }
  1112. DECODE_CLEAR_SEGOVR();
  1113. END_OF_INSTR();
  1114. }
  1115. /****************************************************************************
  1116. REMARKS:
  1117. Handles opcode 0x0f,0xbb
  1118. ****************************************************************************/
  1119. void x86emuOp2_btc_R(u8 X86EMU_UNUSED(op2))
  1120. {
  1121. int mod, rl, rh;
  1122. uint srcoffset;
  1123. int bit,disp;
  1124. START_OF_INSTR();
  1125. DECODE_PRINTF("BTC\t");
  1126. FETCH_DECODE_MODRM(mod, rh, rl);
  1127. if (mod < 3) {
  1128. srcoffset = decode_rmXX_address(mod, rl);
  1129. DECODE_PRINTF(",");
  1130. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1131. u32 srcval,mask;
  1132. u32 *shiftreg;
  1133. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  1134. TRACE_AND_STEP();
  1135. bit = *shiftreg & 0x1F;
  1136. disp = (s16)*shiftreg >> 5;
  1137. srcval = fetch_data_long(srcoffset+disp);
  1138. mask = (0x1 << bit);
  1139. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1140. store_data_long(srcoffset+disp, srcval ^ mask);
  1141. } else {
  1142. u16 srcval,mask;
  1143. u16 *shiftreg;
  1144. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  1145. TRACE_AND_STEP();
  1146. bit = *shiftreg & 0xF;
  1147. disp = (s16)*shiftreg >> 4;
  1148. srcval = fetch_data_word(srcoffset+disp);
  1149. mask = (u16)(0x1 << bit);
  1150. CONDITIONAL_SET_FLAG(srcval & mask,F_CF);
  1151. store_data_word(srcoffset+disp, (u16)(srcval ^ mask));
  1152. }
  1153. } else { /* register to register */
  1154. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1155. u32 *srcreg,*shiftreg;
  1156. u32 mask;
  1157. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1158. DECODE_PRINTF(",");
  1159. shiftreg = DECODE_RM_LONG_REGISTER(rh);
  1160. TRACE_AND_STEP();
  1161. bit = *shiftreg & 0x1F;
  1162. mask = (0x1 << bit);
  1163. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1164. *srcreg ^= mask;
  1165. } else {
  1166. u16 *srcreg,*shiftreg;
  1167. u16 mask;
  1168. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1169. DECODE_PRINTF(",");
  1170. shiftreg = DECODE_RM_WORD_REGISTER(rh);
  1171. TRACE_AND_STEP();
  1172. bit = *shiftreg & 0xF;
  1173. mask = (u16)(0x1 << bit);
  1174. CONDITIONAL_SET_FLAG(*srcreg & mask,F_CF);
  1175. *srcreg ^= mask;
  1176. }
  1177. }
  1178. DECODE_CLEAR_SEGOVR();
  1179. END_OF_INSTR();
  1180. }
  1181. /****************************************************************************
  1182. REMARKS:
  1183. Handles opcode 0x0f,0xbc
  1184. ****************************************************************************/
  1185. void x86emuOp2_bsf(u8 X86EMU_UNUSED(op2))
  1186. {
  1187. int mod, rl, rh;
  1188. uint srcoffset;
  1189. START_OF_INSTR();
  1190. DECODE_PRINTF("BSF\n");
  1191. FETCH_DECODE_MODRM(mod, rh, rl);
  1192. if (mod < 3) {
  1193. srcoffset = decode_rmXX_address(mod, rl);
  1194. DECODE_PRINTF(",");
  1195. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1196. u32 srcval, *dstreg;
  1197. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1198. TRACE_AND_STEP();
  1199. srcval = fetch_data_long(srcoffset);
  1200. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1201. for(*dstreg = 0; *dstreg < 32; (*dstreg)++)
  1202. if ((srcval >> *dstreg) & 1) break;
  1203. } else {
  1204. u16 srcval, *dstreg;
  1205. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1206. TRACE_AND_STEP();
  1207. srcval = fetch_data_word(srcoffset);
  1208. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1209. for(*dstreg = 0; *dstreg < 16; (*dstreg)++)
  1210. if ((srcval >> *dstreg) & 1) break;
  1211. }
  1212. } else { /* register to register */
  1213. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1214. u32 *srcreg, *dstreg;
  1215. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1216. DECODE_PRINTF(",");
  1217. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1218. TRACE_AND_STEP();
  1219. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1220. for(*dstreg = 0; *dstreg < 32; (*dstreg)++)
  1221. if ((*srcreg >> *dstreg) & 1) break;
  1222. } else {
  1223. u16 *srcreg, *dstreg;
  1224. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1225. DECODE_PRINTF(",");
  1226. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1227. TRACE_AND_STEP();
  1228. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1229. for(*dstreg = 0; *dstreg < 16; (*dstreg)++)
  1230. if ((*srcreg >> *dstreg) & 1) break;
  1231. }
  1232. }
  1233. DECODE_CLEAR_SEGOVR();
  1234. END_OF_INSTR();
  1235. }
  1236. /****************************************************************************
  1237. REMARKS:
  1238. Handles opcode 0x0f,0xbd
  1239. ****************************************************************************/
  1240. void x86emuOp2_bsr(u8 X86EMU_UNUSED(op2))
  1241. {
  1242. int mod, rl, rh;
  1243. uint srcoffset;
  1244. START_OF_INSTR();
  1245. DECODE_PRINTF("BSF\n");
  1246. FETCH_DECODE_MODRM(mod, rh, rl);
  1247. if (mod < 3) {
  1248. srcoffset = decode_rmXX_address(mod, rl);
  1249. DECODE_PRINTF(",");
  1250. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1251. u32 srcval, *dstreg;
  1252. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1253. TRACE_AND_STEP();
  1254. srcval = fetch_data_long(srcoffset);
  1255. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1256. for(*dstreg = 31; *dstreg > 0; (*dstreg)--)
  1257. if ((srcval >> *dstreg) & 1) break;
  1258. } else {
  1259. u16 srcval, *dstreg;
  1260. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1261. TRACE_AND_STEP();
  1262. srcval = fetch_data_word(srcoffset);
  1263. CONDITIONAL_SET_FLAG(srcval == 0, F_ZF);
  1264. for(*dstreg = 15; *dstreg > 0; (*dstreg)--)
  1265. if ((srcval >> *dstreg) & 1) break;
  1266. }
  1267. } else { /* register to register */
  1268. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1269. u32 *srcreg, *dstreg;
  1270. srcreg = DECODE_RM_LONG_REGISTER(rl);
  1271. DECODE_PRINTF(",");
  1272. dstreg = DECODE_RM_LONG_REGISTER(rh);
  1273. TRACE_AND_STEP();
  1274. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1275. for(*dstreg = 31; *dstreg > 0; (*dstreg)--)
  1276. if ((*srcreg >> *dstreg) & 1) break;
  1277. } else {
  1278. u16 *srcreg, *dstreg;
  1279. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1280. DECODE_PRINTF(",");
  1281. dstreg = DECODE_RM_WORD_REGISTER(rh);
  1282. TRACE_AND_STEP();
  1283. CONDITIONAL_SET_FLAG(*srcreg == 0, F_ZF);
  1284. for(*dstreg = 15; *dstreg > 0; (*dstreg)--)
  1285. if ((*srcreg >> *dstreg) & 1) break;
  1286. }
  1287. }
  1288. DECODE_CLEAR_SEGOVR();
  1289. END_OF_INSTR();
  1290. }
  1291. /****************************************************************************
  1292. REMARKS:
  1293. Handles opcode 0x0f,0xbe
  1294. ****************************************************************************/
  1295. void x86emuOp2_movsx_byte_R_RM(u8 X86EMU_UNUSED(op2))
  1296. {
  1297. int mod, rl, rh;
  1298. uint srcoffset;
  1299. START_OF_INSTR();
  1300. DECODE_PRINTF("MOVSX\t");
  1301. FETCH_DECODE_MODRM(mod, rh, rl);
  1302. if (mod < 3) {
  1303. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1304. u32 *destreg;
  1305. u32 srcval;
  1306. destreg = DECODE_RM_LONG_REGISTER(rh);
  1307. DECODE_PRINTF(",");
  1308. srcoffset = decode_rmXX_address(mod, rl);
  1309. srcval = (s32)((s8)fetch_data_byte(srcoffset));
  1310. DECODE_PRINTF("\n");
  1311. TRACE_AND_STEP();
  1312. *destreg = srcval;
  1313. } else {
  1314. u16 *destreg;
  1315. u16 srcval;
  1316. destreg = DECODE_RM_WORD_REGISTER(rh);
  1317. DECODE_PRINTF(",");
  1318. srcoffset = decode_rmXX_address(mod, rl);
  1319. srcval = (s16)((s8)fetch_data_byte(srcoffset));
  1320. DECODE_PRINTF("\n");
  1321. TRACE_AND_STEP();
  1322. *destreg = srcval;
  1323. }
  1324. } else { /* register to register */
  1325. if (M.x86.mode & SYSMODE_PREFIX_DATA) {
  1326. u32 *destreg;
  1327. u8 *srcreg;
  1328. destreg = DECODE_RM_LONG_REGISTER(rh);
  1329. DECODE_PRINTF(",");
  1330. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  1331. DECODE_PRINTF("\n");
  1332. TRACE_AND_STEP();
  1333. *destreg = (s32)((s8)*srcreg);
  1334. } else {
  1335. u16 *destreg;
  1336. u8 *srcreg;
  1337. destreg = DECODE_RM_WORD_REGISTER(rh);
  1338. DECODE_PRINTF(",");
  1339. srcreg = DECODE_RM_BYTE_REGISTER(rl);
  1340. DECODE_PRINTF("\n");
  1341. TRACE_AND_STEP();
  1342. *destreg = (s16)((s8)*srcreg);
  1343. }
  1344. }
  1345. DECODE_CLEAR_SEGOVR();
  1346. END_OF_INSTR();
  1347. }
  1348. /****************************************************************************
  1349. REMARKS:
  1350. Handles opcode 0x0f,0xbf
  1351. ****************************************************************************/
  1352. void x86emuOp2_movsx_word_R_RM(u8 X86EMU_UNUSED(op2))
  1353. {
  1354. int mod, rl, rh;
  1355. uint srcoffset;
  1356. u32 *destreg;
  1357. u32 srcval;
  1358. u16 *srcreg;
  1359. START_OF_INSTR();
  1360. DECODE_PRINTF("MOVSX\t");
  1361. FETCH_DECODE_MODRM(mod, rh, rl);
  1362. if (mod < 3) {
  1363. destreg = DECODE_RM_LONG_REGISTER(rh);
  1364. DECODE_PRINTF(",");
  1365. srcoffset = decode_rmXX_address(mod, rl);
  1366. srcval = (s32)((s16)fetch_data_word(srcoffset));
  1367. DECODE_PRINTF("\n");
  1368. TRACE_AND_STEP();
  1369. *destreg = srcval;
  1370. } else { /* register to register */
  1371. destreg = DECODE_RM_LONG_REGISTER(rh);
  1372. DECODE_PRINTF(",");
  1373. srcreg = DECODE_RM_WORD_REGISTER(rl);
  1374. DECODE_PRINTF("\n");
  1375. TRACE_AND_STEP();
  1376. *destreg = (s32)((s16)*srcreg);
  1377. }
  1378. DECODE_CLEAR_SEGOVR();
  1379. END_OF_INSTR();
  1380. }
  1381. /***************************************************************************
  1382. * Double byte operation code table:
  1383. **************************************************************************/
  1384. void (*x86emu_optab2[256])(u8) =
  1385. {
  1386. /* 0x00 */ x86emuOp2_illegal_op, /* Group F (ring 0 PM) */
  1387. /* 0x01 */ x86emuOp2_illegal_op, /* Group G (ring 0 PM) */
  1388. /* 0x02 */ x86emuOp2_illegal_op, /* lar (ring 0 PM) */
  1389. /* 0x03 */ x86emuOp2_illegal_op, /* lsl (ring 0 PM) */
  1390. /* 0x04 */ x86emuOp2_illegal_op,
  1391. /* 0x05 */ x86emuOp2_illegal_op, /* loadall (undocumented) */
  1392. /* 0x06 */ x86emuOp2_illegal_op, /* clts (ring 0 PM) */
  1393. /* 0x07 */ x86emuOp2_illegal_op, /* loadall (undocumented) */
  1394. /* 0x08 */ x86emuOp2_illegal_op, /* invd (ring 0 PM) */
  1395. /* 0x09 */ x86emuOp2_illegal_op, /* wbinvd (ring 0 PM) */
  1396. /* 0x0a */ x86emuOp2_illegal_op,
  1397. /* 0x0b */ x86emuOp2_illegal_op,
  1398. /* 0x0c */ x86emuOp2_illegal_op,
  1399. /* 0x0d */ x86emuOp2_illegal_op,
  1400. /* 0x0e */ x86emuOp2_illegal_op,
  1401. /* 0x0f */ x86emuOp2_illegal_op,
  1402. /* 0x10 */ x86emuOp2_illegal_op,
  1403. /* 0x11 */ x86emuOp2_illegal_op,
  1404. /* 0x12 */ x86emuOp2_illegal_op,
  1405. /* 0x13 */ x86emuOp2_illegal_op,
  1406. /* 0x14 */ x86emuOp2_illegal_op,
  1407. /* 0x15 */ x86emuOp2_illegal_op,
  1408. /* 0x16 */ x86emuOp2_illegal_op,
  1409. /* 0x17 */ x86emuOp2_illegal_op,
  1410. /* 0x18 */ x86emuOp2_illegal_op,
  1411. /* 0x19 */ x86emuOp2_illegal_op,
  1412. /* 0x1a */ x86emuOp2_illegal_op,
  1413. /* 0x1b */ x86emuOp2_illegal_op,
  1414. /* 0x1c */ x86emuOp2_illegal_op,
  1415. /* 0x1d */ x86emuOp2_illegal_op,
  1416. /* 0x1e */ x86emuOp2_illegal_op,
  1417. /* 0x1f */ x86emuOp2_illegal_op,
  1418. /* 0x20 */ x86emuOp2_illegal_op, /* mov reg32,creg (ring 0 PM) */
  1419. /* 0x21 */ x86emuOp2_illegal_op, /* mov reg32,dreg (ring 0 PM) */
  1420. /* 0x22 */ x86emuOp2_illegal_op, /* mov creg,reg32 (ring 0 PM) */
  1421. /* 0x23 */ x86emuOp2_illegal_op, /* mov dreg,reg32 (ring 0 PM) */
  1422. /* 0x24 */ x86emuOp2_illegal_op, /* mov reg32,treg (ring 0 PM) */
  1423. /* 0x25 */ x86emuOp2_illegal_op,
  1424. /* 0x26 */ x86emuOp2_illegal_op, /* mov treg,reg32 (ring 0 PM) */
  1425. /* 0x27 */ x86emuOp2_illegal_op,
  1426. /* 0x28 */ x86emuOp2_illegal_op,
  1427. /* 0x29 */ x86emuOp2_illegal_op,
  1428. /* 0x2a */ x86emuOp2_illegal_op,
  1429. /* 0x2b */ x86emuOp2_illegal_op,
  1430. /* 0x2c */ x86emuOp2_illegal_op,
  1431. /* 0x2d */ x86emuOp2_illegal_op,
  1432. /* 0x2e */ x86emuOp2_illegal_op,
  1433. /* 0x2f */ x86emuOp2_illegal_op,
  1434. /* 0x30 */ x86emuOp2_illegal_op,
  1435. /* 0x31 */ x86emuOp2_illegal_op,
  1436. /* 0x32 */ x86emuOp2_illegal_op,
  1437. /* 0x33 */ x86emuOp2_illegal_op,
  1438. /* 0x34 */ x86emuOp2_illegal_op,
  1439. /* 0x35 */ x86emuOp2_illegal_op,
  1440. /* 0x36 */ x86emuOp2_illegal_op,
  1441. /* 0x37 */ x86emuOp2_illegal_op,
  1442. /* 0x38 */ x86emuOp2_illegal_op,
  1443. /* 0x39 */ x86emuOp2_illegal_op,
  1444. /* 0x3a */ x86emuOp2_illegal_op,
  1445. /* 0x3b */ x86emuOp2_illegal_op,
  1446. /* 0x3c */ x86emuOp2_illegal_op,
  1447. /* 0x3d */ x86emuOp2_illegal_op,
  1448. /* 0x3e */ x86emuOp2_illegal_op,
  1449. /* 0x3f */ x86emuOp2_illegal_op,
  1450. /* 0x40 */ x86emuOp2_illegal_op,
  1451. /* 0x41 */ x86emuOp2_illegal_op,
  1452. /* 0x42 */ x86emuOp2_illegal_op,
  1453. /* 0x43 */ x86emuOp2_illegal_op,
  1454. /* 0x44 */ x86emuOp2_illegal_op,
  1455. /* 0x45 */ x86emuOp2_illegal_op,
  1456. /* 0x46 */ x86emuOp2_illegal_op,
  1457. /* 0x47 */ x86emuOp2_illegal_op,
  1458. /* 0x48 */ x86emuOp2_illegal_op,
  1459. /* 0x49 */ x86emuOp2_illegal_op,
  1460. /* 0x4a */ x86emuOp2_illegal_op,
  1461. /* 0x4b */ x86emuOp2_illegal_op,
  1462. /* 0x4c */ x86emuOp2_illegal_op,
  1463. /* 0x4d */ x86emuOp2_illegal_op,
  1464. /* 0x4e */ x86emuOp2_illegal_op,
  1465. /* 0x4f */ x86emuOp2_illegal_op,
  1466. /* 0x50 */ x86emuOp2_illegal_op,
  1467. /* 0x51 */ x86emuOp2_illegal_op,
  1468. /* 0x52 */ x86emuOp2_illegal_op,
  1469. /* 0x53 */ x86emuOp2_illegal_op,
  1470. /* 0x54 */ x86emuOp2_illegal_op,
  1471. /* 0x55 */ x86emuOp2_illegal_op,
  1472. /* 0x56 */ x86emuOp2_illegal_op,
  1473. /* 0x57 */ x86emuOp2_illegal_op,
  1474. /* 0x58 */ x86emuOp2_illegal_op,
  1475. /* 0x59 */ x86emuOp2_illegal_op,
  1476. /* 0x5a */ x86emuOp2_illegal_op,
  1477. /* 0x5b */ x86emuOp2_illegal_op,
  1478. /* 0x5c */ x86emuOp2_illegal_op,
  1479. /* 0x5d */ x86emuOp2_illegal_op,
  1480. /* 0x5e */ x86emuOp2_illegal_op,
  1481. /* 0x5f */ x86emuOp2_illegal_op,
  1482. /* 0x60 */ x86emuOp2_illegal_op,
  1483. /* 0x61 */ x86emuOp2_illegal_op,
  1484. /* 0x62 */ x86emuOp2_illegal_op,
  1485. /* 0x63 */ x86emuOp2_illegal_op,
  1486. /* 0x64 */ x86emuOp2_illegal_op,
  1487. /* 0x65 */ x86emuOp2_illegal_op,
  1488. /* 0x66 */ x86emuOp2_illegal_op,
  1489. /* 0x67 */ x86emuOp2_illegal_op,
  1490. /* 0x68 */ x86emuOp2_illegal_op,
  1491. /* 0x69 */ x86emuOp2_illegal_op,
  1492. /* 0x6a */ x86emuOp2_illegal_op,
  1493. /* 0x6b */ x86emuOp2_illegal_op,
  1494. /* 0x6c */ x86emuOp2_illegal_op,
  1495. /* 0x6d */ x86emuOp2_illegal_op,
  1496. /* 0x6e */ x86emuOp2_illegal_op,
  1497. /* 0x6f */ x86emuOp2_illegal_op,
  1498. /* 0x70 */ x86emuOp2_illegal_op,
  1499. /* 0x71 */ x86emuOp2_illegal_op,
  1500. /* 0x72 */ x86emuOp2_illegal_op,
  1501. /* 0x73 */ x86emuOp2_illegal_op,
  1502. /* 0x74 */ x86emuOp2_illegal_op,
  1503. /* 0x75 */ x86emuOp2_illegal_op,
  1504. /* 0x76 */ x86emuOp2_illegal_op,
  1505. /* 0x77 */ x86emuOp2_illegal_op,
  1506. /* 0x78 */ x86emuOp2_illegal_op,
  1507. /* 0x79 */ x86emuOp2_illegal_op,
  1508. /* 0x7a */ x86emuOp2_illegal_op,
  1509. /* 0x7b */ x86emuOp2_illegal_op,
  1510. /* 0x7c */ x86emuOp2_illegal_op,
  1511. /* 0x7d */ x86emuOp2_illegal_op,
  1512. /* 0x7e */ x86emuOp2_illegal_op,
  1513. /* 0x7f */ x86emuOp2_illegal_op,
  1514. /* 0x80 */ x86emuOp2_long_jump,
  1515. /* 0x81 */ x86emuOp2_long_jump,
  1516. /* 0x82 */ x86emuOp2_long_jump,
  1517. /* 0x83 */ x86emuOp2_long_jump,
  1518. /* 0x84 */ x86emuOp2_long_jump,
  1519. /* 0x85 */ x86emuOp2_long_jump,
  1520. /* 0x86 */ x86emuOp2_long_jump,
  1521. /* 0x87 */ x86emuOp2_long_jump,
  1522. /* 0x88 */ x86emuOp2_long_jump,
  1523. /* 0x89 */ x86emuOp2_long_jump,
  1524. /* 0x8a */ x86emuOp2_long_jump,
  1525. /* 0x8b */ x86emuOp2_long_jump,
  1526. /* 0x8c */ x86emuOp2_long_jump,
  1527. /* 0x8d */ x86emuOp2_long_jump,
  1528. /* 0x8e */ x86emuOp2_long_jump,
  1529. /* 0x8f */ x86emuOp2_long_jump,
  1530. /* 0x90 */ x86emuOp2_set_byte,
  1531. /* 0x91 */ x86emuOp2_set_byte,
  1532. /* 0x92 */ x86emuOp2_set_byte,
  1533. /* 0x93 */ x86emuOp2_set_byte,
  1534. /* 0x94 */ x86emuOp2_set_byte,
  1535. /* 0x95 */ x86emuOp2_set_byte,
  1536. /* 0x96 */ x86emuOp2_set_byte,
  1537. /* 0x97 */ x86emuOp2_set_byte,
  1538. /* 0x98 */ x86emuOp2_set_byte,
  1539. /* 0x99 */ x86emuOp2_set_byte,
  1540. /* 0x9a */ x86emuOp2_set_byte,
  1541. /* 0x9b */ x86emuOp2_set_byte,
  1542. /* 0x9c */ x86emuOp2_set_byte,
  1543. /* 0x9d */ x86emuOp2_set_byte,
  1544. /* 0x9e */ x86emuOp2_set_byte,
  1545. /* 0x9f */ x86emuOp2_set_byte,
  1546. /* 0xa0 */ x86emuOp2_push_FS,
  1547. /* 0xa1 */ x86emuOp2_pop_FS,
  1548. /* 0xa2 */ x86emuOp2_illegal_op,
  1549. /* 0xa3 */ x86emuOp2_bt_R,
  1550. /* 0xa4 */ x86emuOp2_shld_IMM,
  1551. /* 0xa5 */ x86emuOp2_shld_CL,
  1552. /* 0xa6 */ x86emuOp2_illegal_op,
  1553. /* 0xa7 */ x86emuOp2_illegal_op,
  1554. /* 0xa8 */ x86emuOp2_push_GS,
  1555. /* 0xa9 */ x86emuOp2_pop_GS,
  1556. /* 0xaa */ x86emuOp2_illegal_op,
  1557. /* 0xab */ x86emuOp2_bt_R,
  1558. /* 0xac */ x86emuOp2_shrd_IMM,
  1559. /* 0xad */ x86emuOp2_shrd_CL,
  1560. /* 0xae */ x86emuOp2_illegal_op,
  1561. /* 0xaf */ x86emuOp2_imul_R_RM,
  1562. /* 0xb0 */ x86emuOp2_illegal_op, /* TODO: cmpxchg */
  1563. /* 0xb1 */ x86emuOp2_illegal_op, /* TODO: cmpxchg */
  1564. /* 0xb2 */ x86emuOp2_lss_R_IMM,
  1565. /* 0xb3 */ x86emuOp2_btr_R,
  1566. /* 0xb4 */ x86emuOp2_lfs_R_IMM,
  1567. /* 0xb5 */ x86emuOp2_lgs_R_IMM,
  1568. /* 0xb6 */ x86emuOp2_movzx_byte_R_RM,
  1569. /* 0xb7 */ x86emuOp2_movzx_word_R_RM,
  1570. /* 0xb8 */ x86emuOp2_illegal_op,
  1571. /* 0xb9 */ x86emuOp2_illegal_op,
  1572. /* 0xba */ x86emuOp2_btX_I,
  1573. /* 0xbb */ x86emuOp2_btc_R,
  1574. /* 0xbc */ x86emuOp2_bsf,
  1575. /* 0xbd */ x86emuOp2_bsr,
  1576. /* 0xbe */ x86emuOp2_movsx_byte_R_RM,
  1577. /* 0xbf */ x86emuOp2_movsx_word_R_RM,
  1578. /* 0xc0 */ x86emuOp2_illegal_op, /* TODO: xadd */
  1579. /* 0xc1 */ x86emuOp2_illegal_op, /* TODO: xadd */
  1580. /* 0xc2 */ x86emuOp2_illegal_op,
  1581. /* 0xc3 */ x86emuOp2_illegal_op,
  1582. /* 0xc4 */ x86emuOp2_illegal_op,
  1583. /* 0xc5 */ x86emuOp2_illegal_op,
  1584. /* 0xc6 */ x86emuOp2_illegal_op,
  1585. /* 0xc7 */ x86emuOp2_illegal_op,
  1586. /* 0xc8 */ x86emuOp2_illegal_op, /* TODO: bswap */
  1587. /* 0xc9 */ x86emuOp2_illegal_op, /* TODO: bswap */
  1588. /* 0xca */ x86emuOp2_illegal_op, /* TODO: bswap */
  1589. /* 0xcb */ x86emuOp2_illegal_op, /* TODO: bswap */
  1590. /* 0xcc */ x86emuOp2_illegal_op, /* TODO: bswap */
  1591. /* 0xcd */ x86emuOp2_illegal_op, /* TODO: bswap */
  1592. /* 0xce */ x86emuOp2_illegal_op, /* TODO: bswap */
  1593. /* 0xcf */ x86emuOp2_illegal_op, /* TODO: bswap */
  1594. /* 0xd0 */ x86emuOp2_illegal_op,
  1595. /* 0xd1 */ x86emuOp2_illegal_op,
  1596. /* 0xd2 */ x86emuOp2_illegal_op,
  1597. /* 0xd3 */ x86emuOp2_illegal_op,
  1598. /* 0xd4 */ x86emuOp2_illegal_op,
  1599. /* 0xd5 */ x86emuOp2_illegal_op,
  1600. /* 0xd6 */ x86emuOp2_illegal_op,
  1601. /* 0xd7 */ x86emuOp2_illegal_op,
  1602. /* 0xd8 */ x86emuOp2_illegal_op,
  1603. /* 0xd9 */ x86emuOp2_illegal_op,
  1604. /* 0xda */ x86emuOp2_illegal_op,
  1605. /* 0xdb */ x86emuOp2_illegal_op,
  1606. /* 0xdc */ x86emuOp2_illegal_op,
  1607. /* 0xdd */ x86emuOp2_illegal_op,
  1608. /* 0xde */ x86emuOp2_illegal_op,
  1609. /* 0xdf */ x86emuOp2_illegal_op,
  1610. /* 0xe0 */ x86emuOp2_illegal_op,
  1611. /* 0xe1 */ x86emuOp2_illegal_op,
  1612. /* 0xe2 */ x86emuOp2_illegal_op,
  1613. /* 0xe3 */ x86emuOp2_illegal_op,
  1614. /* 0xe4 */ x86emuOp2_illegal_op,
  1615. /* 0xe5 */ x86emuOp2_illegal_op,
  1616. /* 0xe6 */ x86emuOp2_illegal_op,
  1617. /* 0xe7 */ x86emuOp2_illegal_op,
  1618. /* 0xe8 */ x86emuOp2_illegal_op,
  1619. /* 0xe9 */ x86emuOp2_illegal_op,
  1620. /* 0xea */ x86emuOp2_illegal_op,
  1621. /* 0xeb */ x86emuOp2_illegal_op,
  1622. /* 0xec */ x86emuOp2_illegal_op,
  1623. /* 0xed */ x86emuOp2_illegal_op,
  1624. /* 0xee */ x86emuOp2_illegal_op,
  1625. /* 0xef */ x86emuOp2_illegal_op,
  1626. /* 0xf0 */ x86emuOp2_illegal_op,
  1627. /* 0xf1 */ x86emuOp2_illegal_op,
  1628. /* 0xf2 */ x86emuOp2_illegal_op,
  1629. /* 0xf3 */ x86emuOp2_illegal_op,
  1630. /* 0xf4 */ x86emuOp2_illegal_op,
  1631. /* 0xf5 */ x86emuOp2_illegal_op,
  1632. /* 0xf6 */ x86emuOp2_illegal_op,
  1633. /* 0xf7 */ x86emuOp2_illegal_op,
  1634. /* 0xf8 */ x86emuOp2_illegal_op,
  1635. /* 0xf9 */ x86emuOp2_illegal_op,
  1636. /* 0xfa */ x86emuOp2_illegal_op,
  1637. /* 0xfb */ x86emuOp2_illegal_op,
  1638. /* 0xfc */ x86emuOp2_illegal_op,
  1639. /* 0xfd */ x86emuOp2_illegal_op,
  1640. /* 0xfe */ x86emuOp2_illegal_op,
  1641. /* 0xff */ x86emuOp2_illegal_op,
  1642. };